Claims
- 1. A configurable electronic circuit having a plurality of configuration circuits, each of the configuration circuits comprising:
a configuration node; first means for selectively imposing one of at least a first potential and a second potential on the configuration node as a default potential prior to configuration, the first means being non-modifiable during the configuration; and second means for allowing modification of the potential imposed on the configuration node by the non-modifiable first means, the second means being modifiable during the configuration.
- 2. The configurable electronic circuit as defined in claim 1, wherein the first means provides the option to have the default potential imposed prior to configuration be not identical for all of the configuration nodes of the configurable electronic circuit.
- 3. The configurable electronic circuit as defined in claim 1,
wherein each of the modifiable second means includes at least one corresponding fuse that is in an intact state before configuration and that can be changed to a destroyed state after configuration, and if one of the first and second potentials is imposed on the corresponding configuration node when one of the corresponding fuses is in the intact state, then the other of the first and second potentials or a different potential is imposed on the corresponding configuration node when the one corresponding fuse is changed to the destroyed state.
- 4. The configurable electronic circuit as defined in claim 3,
wherein one of the non-modifiable first means includes:
a first sequence of p series-connected inverters, where p is an even number, the input of the first inverter of the first sequence receiving one of the first and second potentials; and a first connection connecting the corresponding configuration node to the output of the qth inverter of the first sequence, where q is an odd number that is less than p, and another of the non-modifiable first means includes:
a second sequence of p series-connected inverters, the input of the first inverter of the second sequence receiving one of the first and second potentials; and a second connection connecting the corresponding configuration node to the output of the pth inverter of the second sequence.
- 5. The configurable electronic circuit as defined in claim 3, wherein each of the modifiable second means includes a switch-forming means series-connected with one of the corresponding fuses between two terminals that respectively receive the first potential and the second potential, the common node between the switch-forming means and the one corresponding fuse being connected to the input of the corresponding non-modifiable first means.
- 6. The configurable electronic circuit as defined in claim 5, wherein each of the switch-forming means is a MOS transistor.
- 7. The configurable electronic circuit as defined in claim 6, wherein each of the MOS transistors has its drain connected to its control gate through a corresponding inverter.
- 8. The configurable electronic circuit as defined in claim 6, wherein each of the MOS transistors is a P-type MOS transistor whose source is connected to the terminal that receives the first potential and whose drain is connected though the corresponding fuse to the terminal that receives the second potential.
- 9. The configurable electronic circuit as defined in claim 8, wherein each of the configuration circuits further includes:
a second P-type MOS transistor connected in parallel with the MOS transistor of the corresponding switch-forming means, wherein when the electronic circuit is powered on, the second MOS transistor receives the output of a power-on reset circuit.
- 10. The configurable electronic circuit as defined in claim 1,
wherein one of the non-modifiable first means includes:
a first sequence of p series-connected inverters, where p is an even number, the input of the first inverter of the first sequence receiving one of the first and second potentials; and a first connection connecting the corresponding configuration node to the output of the qth inverter of the first sequence, where q is an odd number that is less than p, and another of the non-modifiable first means includes:
a second sequence of p series-connected inverters, the input of the first inverter of the second sequence receiving one of the first and second potentials; and a second connection connecting the corresponding configuration node to the output of the pth inverter of the second sequence.
- 11. The configurable electronic circuit as defined in claim 10, wherein one of the modifiable second means includes a switch-forming means series-connected with a fuse between two terminals that receive the first potential and the second potential, the common node between the switch-forming means and the fuse being connected to the input of the first inverter of the first sequence of inverters of the one non-modifiable first means.
- 12. The configurable electronic circuit as defined in claim 1, wherein the first potential is a ground potential and the second potential is a positive supply potential.
- 13. An information processing system including at least one configurable electronic circuit, the configurable electronic circuit having a plurality of configuration circuits, each of the configuration circuits comprising:
a configuration node; first means for selectively imposing one of at least a first potential and a second potential on the configuration node as a default potential prior to configuration such that the default potential imposed prior to configuration, the first means being non-modifiable during the configuration; and second means for allowing modification of the potential imposed on the configuration node by the non-modifiable first means, the second means being modifiable during the configuration.
- 14. The information processing system as defined in claim 13, wherein the first means provides the option to have the default potential imposed prior to configuration be not identical for all of the configuration nodes of the configurable electronic circuit.
- 15. The information processing system as defined in claim 13,
wherein each of the modifiable second means includes at least one corresponding fuse that is in an intact state before configuration and that can be changed to a destroyed state after configuration, and if one of the first and second potentials is imposed on the corresponding configuration node when one of the corresponding fuses is in the intact state, then the other of the first and second potentials or a different potential is imposed on the corresponding configuration node when the one corresponding fuse is changed to the destroyed state.
- 16. The information processing system as defined in claim 15, wherein each of the modifiable second means includes a switch-forming means series-connected with one of the corresponding fuses between two terminals that respectfully receive the first potential and the second potential, the common node between the switch-forming means and the one corresponding fuse being connected to the input of the corresponding non-modifiable first means.
- 17. The information processing system as defined in claim 16, wherein each of the switch-forming means is a P-type MOS transistor whose source is connected to the terminal that receives the first potential and whose drain is connected through the corresponding fuse to the terminal that receives the second potential, the drain of the P-type MOS transistor being connected to its control gate through a corresponding inverter.
- 18. The information processing system as defined in claim 17, wherein each of the configuration circuits further includes:
a second P-type MOS transistor connected in parallel with the MOS transistor of the corresponding switch-forming means, wherein when the electronic circuit is powered on, the second MOS transistor receives the output of a power-on reset circuit.
- 19. The information processing system as defined in claim 13,
wherein one of the non-modifiable first means includes:
a first sequence of p series-connected inverters, where p is an even number, the input of the first inverter of the first sequence receiving one of the first and second potentials; and a first connection connecting the corresponding configuration node to the output of the qth inverter of the first sequence, where q is an odd number that is less than p, and another of the non-modifiable first means includes:
a second sequence of p series-connected inverters, the input of the first inverter of the second sequence receiving one of the first and second potentials; and a second connection connecting the corresponding configuration node to the output of the pth inverter of the second sequence.
- 20. The information processing system as defined in claim 19, wherein one of the modifiable second means includes a switch-forming means series-connected with a fuse between two terminals that receive the first potential and the second potential, the common node between the switch-forming means and the fuse being connected to the input of the first inverter of the first sequence of inverters of the one non-modifiable first means.
Priority Claims (1)
Number |
Date |
Country |
Kind |
98/16367 |
Dec 1998 |
FR |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This is a continuation of U.S. application Ser. No. 09/468,261, filed Dec. 20, 1999, now U.S. Pat. No. ______. The entire disclosure of prior application Ser. No. 09/468,261 is herein incorporated by reference.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09468261 |
Dec 1999 |
US |
Child |
10085845 |
Feb 2002 |
US |