Claims
- 1. A fuse configuration, comprising:
a semiconductor structure having Cu metallization planes including a topmost Cu metallization plane; a diffusion barrier layer surrounding at least said topmost Cu metallization plane; an Al metal layer configured to provide Al bonding pads, said Al metal layer being provided in a topmost interconnect plane; a passivation layer covering said Al metal layer; through-contacts extending through said diffusion barrier layer; at least two Al interconnects connected to said topmost Cu metallization plane via said through-contacts; and Al fuses disposed above said diffusion barrier layer but below said passivation layer, said Al fuses connecting said at least two Al interconnects to one another.
- 2. The configuration according to claim 1, wherein said Al bonding pads define a metallization plane and said Al fuses are provided in said metallization plane of said Al bonding pads.
- 3. The configuration according to claim 1, wherein said Al metal layer configured to provide said Al bonding pads consists of substantially only aluminum.
- 4. The configuration according to claim 1, wherein said Al metal layer configured to provide said Al bonding pads is a metal sandwich layer.
- 5. The configuration according to claim 1, wherein said Al metal layer includes Al interconnects and said Al fuses are part of said Al interconnects.
- 6. The configuration according to claim 1, wherein said passivation layer has openings formed therein, said openings are formed above said Al fuses for keeping said Al fuses exposed.
- 7. The configuration according to claim 1, wherein said topmost Cu metallization plane includes interconnects, said Al fuses are configured as bridges and electrically connect said interconnects of said topmost Cu metallization plane to one another.
- 8. The configuration according to claim 1, wherein said Al fuses are configured as bridges connecting given ones of said Al bonding pads to one another.
- 9. A semiconductor component, comprising:
a semiconductor configuration selected from the group consisting of a DRAM, a logic component and an eDRAM; and said semiconductor configuration including a fuse configuration having a semiconductor structure with Cu metallization planes including a topmost Cu metallization plane, a diffusion barrier layer surrounding at least said topmost Cu metallization plane, an Al metal layer configured to provide Al bonding pads, said Al metal layer being provided in a topmost interconnect plane, a passivation layer covering said Al metal layer, through-contacts extending through said diffusion barrier layer, at least two Al interconnects connected to said topmost Cu metallization plane via said through-contacts, and Al fuses disposed above said diffusion barrier layer but below said passivation layer, said Al fuses connecting said at least two Al interconnects to one another.
Priority Claims (1)
Number |
Date |
Country |
Kind |
199 26 499.6 |
Jun 1999 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION:
[0001] This application is a continuation of copending International Application No. PCT/DE00/01897, filed Jun. 9, 2000, which designated the United States.
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE00/01897 |
Jun 2000 |
US |
Child |
10013256 |
Dec 2001 |
US |