Claims
- 1. A Single Event Upset (SEU) resistant latch circuit SERT-1 comprising:
(a) a first circuit module having four cross-coupled p-channel (PMOS) transistors coupling to two n-channel (NMOS) transistors, and having two output terminals, each output terminal having a low impedance logic 1 state, a low impedance logic 0 state, and a high impedance state Z; and (b) a second circuit module having four cross-coupled p-channel (PMOS) transistors coupling to two n-channel (NMOS) transistors and to the two output terminals of the first circuit module, and having two output terminals coupling to the four cross-coupled p-channel (PMOS) transistors of the first circuit module, each output terminal having a low impedance logic 1 state, a low impedance logic 0 state, and a high impedance state Z.
- 2. The SEU resistant latch circuit as in claim 1, wherein the first circuit module comprises:
a) four cross-coupled p-channel (PMOS) transistors, wherein each of the transistors has a source, a drain, and a gate, comprising:
(1) a first PMOS transistor having its source coupled to a power supply potential; (2) a second PMOS transistor having its source coupled to the drain of the first pull-up PMOS transistor; (3) a third PMOS transistor having its source coupled to the power supply potential, its gate is coupled to the gate of the second PMOS transistor; (4) a fourth PMOS transistor having its source coupled to the drain of the third pull-up PMOS transistor, its gate coupled to the gate of the first PMOS transistor; (b) two n-channel (NMOS) transistors, wherein each of the transistor has a drain, a gate, and a source, comprising:
(1) a first NMOS transistor having its source coupled to a ground potential, its drain coupled to the drain of the second PMOS transistor forming a first output terminal y0, and its gate coupled to the gate of the second PMOS transistor; and (2) a second NMOS transistor having its source coupled to the ground potential, its drain coupled to the drain of the fourth PMOS transistor forming a second output terminal y1, and its gate coupled to the gate of the fourth PMOS transistor; wherein the second circuit module comprises: c) four cross-coupled p-channel (PMOS) transistors, wherein each of the transistors has a source, a drain, and a gate, comprising:
(1) a first PMOS transistor having its source coupled to a power supply potential; (2) a second PMOS transistor having its source coupled to the drain of the first pull-up PMOS transistor; (3) a third PMOS transistor having its source coupled to the power supply potential, its gate is coupled to the gate of the second PMOS transistor; (4) a fourth PMOS transistor having its source coupled to the drain of the third pull-up PMOS transistor, its gate coupled to the gate of the first PMOS transistor; (d) two n-channel (NMOS) transistors, wherein each of the transistor has a drain, a gate, and a source, comprising:
(1) a first NMOS transistor having its source coupled to a ground potential, its drain coupled to the drain of the second PMOS transistor forming a third output terminal y2, and its gate coupled to the gate of the second PMOS transistor; and (2) a second NMOS transistor having its source coupled to the ground potential, its drain coupled to the drain of the fourth PMOS transistor forming a fourth output terminal y3, and its gate coupled to the gate of the fourth PMOS transistor; wherein the first output terminal y0 is coupled to the gate of the first PMOS transistor of the second circuit module, the second output terminal y1 is coupled to the gate of the third PMOS transistor of the second circuit module, third output terminal y2 is coupled to the gate of the first NMOS transistor of the first circuit module, and the fourth output terminal y3 is couple to the gate of the second NMOS transistor of the first circuit module.
- 3. The single event resistant circuit as in claim 1, wherein the output terminals y0, y1, y2, y3 satisfy a set of state equations:
- 4. A Single Event Upset (SEU) resistant latch circuit SERT-2 comprising:
(a) a first circuit module having four cross-coupled n-channel (NMOS) transistors coupling to two p-channel (PMOS) transistors, and having two output terminals, each output terminal having a low impedance logic 1 state, a low impedance logic 0 state, and a high impedance state Z; and (b) a second circuit module having four cross-coupled n-channel (NMOS) transistors coupling to two p-channel (PMOS) transistors and to the two output terminals of the first circuit module, and having two output terminals coupling to the four cross-coupled n-channel (NMOS) transistors of the first circuit module, each output terminal having a low impedance logic 1 state, a low impedance logic 0 state, and a high impedance state Z.
- 5. The SEU resistant latch circuit as in claim 1, wherein the first circuit module comprises:
a) four cross-coupled n-channel (NMOS) transistors, wherein each of the transistors has a source, a drain, and a gate, comprising:
(1) a first NMOS transistor; (2) a second NMOS transistor having its source coupled to a ground potential, its drain coupled to the source of the first NMOS transistor; (3) a third NMOS transistor having its gate coupled to the gate of the second pull-down NMOS transistor; (4) a fourth NMOS transistor having its source coupled to a ground potential, its gate coupled to the gate of the first NMOS transistor; and its drain coupled to the source of the third NMOS transistor (b) two p-channel (PMOS) transistors, wherein each of the transistor has a drain, a gate, and a source, comprising:
(1) a first PMOS transistor having its source coupled to a power supply potential, its drain coupled to the drain of the first NMOS transistor forming a first output terminal y0, and its gate coupled to the gate of the first NMOS transistor; and (2) a second PMOS transistor having its source coupled to the power supply potential, its drain coupled to the drain of the third PMOS transistor forming a second output terminal y1, and its gate coupled to the gate of the third NMOS transistor; wherein the second circuit module comprises: c) four cross-coupled n-channel (NMOS) transistors, wherein each of the transistors has a source, a drain, and a gate, comprising:
(1) a first NMOS transistor; (2) a second NMOS transistor having its source coupled to a ground potential, its drain coupled to the source of the first NMOS transistor; (3) a third NMOS transistor having its gate coupled to the gate of the second pull-down NMOS transistor; (4) a fourth NMOS transistor having its source coupled to a ground potential, its gate coupled to the gate of the first NMOS transistor; and its drain coupled to the source of the third NMOS transistor (d) two p-channel (PMOS) transistors, wherein each of the transistor has a drain, a gate, and a source, comprising:
(1) a first PMOS transistor having its source coupled to a power supply potential, its drain coupled to the drain of the first NMOS transistor forming a third output terminal y2, and its gate coupled to the gate of the first NMOS transistor; and (2) a second PMOS transistor having its source coupled to the power supply potential, its drain coupled to the drain of the third PMOS transistor forming a fourth output terminal y3, and its gate coupled to the gate of the third NMOS transistor; wherein the first output terminal y0 is coupled to the gate of the second NMOS transistor of the second circuit module, the second output terminal y1 is coupled to the gate of the fourth NMOS transistor of the second circuit module, the third output terminal y2 is coupled to the gate of the first NMOS transistor of the first circuit module, and the fourth output terminal y3 is coupled to the gate of the third NMOS transistor of the first circuit module.
- 6. The single event resistant circuit as in claim 4, wherein the output terminals y0, y1, y2, y3 satisfy a set of state equations:
RELATED APPLICATIONS
[0001] This application claims priority under 35 U.S.C. § 119(e) of the co-pending U.S. provisional application Ser. No. 60/180,377 filed on Feb. 4, 2000 and entitled “Conflict Free Radiation Tolerant Storage Cell.” The provisional application Ser. No. 60/180,377 filed on Feb. 4, 2000 and entitled “Conflict Free Radiation Tolerant Storage Cell” is also hereby incorporated by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60180377 |
Feb 2000 |
US |