The following patent applications, all of which were filed on the same day, are related:
(1) U.S. patent application Ser. No. 12/769,082, entitled “Driving An Electronic Instrument”, (2) U.S. patent application Ser. No. 12/769,114, now U.S. Pat. No. 8,098,181, entitled “Attenuator Circuit”, and (3) U.S. patent application Ser. No. 12/769,075, entitled “Multi-Level Triggering Circuit”, The disclosure of each of these patent applications is hereby incorporated by reference into this patent application as if set forth herein in full.
This patent application relates generally to connecting digital storage oscilloscopes.
An oscilloscope is an instrument for graphically displaying measured electrical parameters, such as voltage. Typically, an oscilloscope's graphical display includes a two-dimensional plot of the electrical parameter versus time.
Originally, oscilloscopes were analog devices, which displayed their graphics on a cathode ray tube (CRT). Newer types of oscilloscopes are digital. For example, a digital storage oscilloscope (DSO) can convert analog signals to digital form, store those signals, and process the signals for display, typically on a liquid crystal display (LCD) device.
DSOs having two channels are known. One type of DSO is capable of receiving two input analog signals (one per channel), digitizing those signals, relating those signals to a single internally-detected trigger event, and displaying a resulting graphical image.
An asynchronous trigger signal may be generated in response to a trigger event in one two-channel DSO. It is known to provide that asynchronous trigger signal to another two-channel DSO in an attempt to relate more than two signals to that same trigger event.
This patent application describes connecting electronic instruments, such as digital storage oscilloscopes (DSO).
This patent application describes an apparatus comprising a first oscilloscope having multiple channels, and a second oscilloscope having multiple channels, the first and second oscilloscopes comprising digital storage oscilloscopes. The first oscilloscope is configured to operate as a master or as a slave. The first oscilloscope operates as the master by using a first trigger signal and a first clock signal that are native to the first oscilloscope, and the first oscilloscope operates as the slave by using a second trigger signal and a second clock signal that are native to the second oscilloscope. The second oscilloscope is configured to operate as the master or as the slave. The second oscilloscope operates as the master by using the second trigger signal and the second clock signal, and the second oscilloscope operates as the slave by using the first trigger signal and the first clock signal. This apparatus may include one or more of the following features, alone or in combination.
When the first oscilloscope is configured to operate as the master, the second oscilloscope may be configured to operate as the slave, and when the second oscilloscope is configured to operate as the master, the first oscilloscope may be configured to operate as the slave. Each of the first and second oscilloscopes may comprise circuitry to select either the first clock signal or the second clock signal, and circuitry to select either first trigger signal or the second trigger signal. Each of the first and second oscilloscopes may comprise an analog to digital converter (ADC) to receive either the first clock signal or the second clock signal, the ADC to convert an input analog signal into a digital signal, and circuitry to generate a trigger signal, the trigger signal being either the first trigger signal or the second trigger signal. The circuitry may comprise a comparator to identify when the input analog signal exceeds a voltage, an edge selector to identify a rising or falling edge of a signal output by the comparator and to produce an asynchronous trigger signal, and a latch to output the trigger signal based on the asynchronous trigger signal and a version of a clock signal, the clock signal being either the first clock signal or the second clock signal. The circuitry of each of the first and second oscilloscopes may comprise a step-down circuit to generate the version of the clock signal, where the step down circuit is configured to generate the version of the clock signal by sampling the clock signal. The trigger signal may be a synchronous trigger signal because the trigger signal output by the latch is synchronized to the version of the clock signal. Each of the first and second oscilloscopes may further comprise a time interval digitizer to determine a time difference that is based on the asynchronous trigger signal and the synchronous trigger signal. The time difference may be a difference between an actual time that a trigger event occurred and a time that a clock signal running the ADC occurred. Each of the first and second oscilloscopes may comprise memory and a controller to capture data from the ADC based on the time difference, and to store the data in the memory. The first oscilloscope may comprise a digital storage oscilloscope and the second oscilloscope may comprise a digital storage oscilloscope. Either of the first and second oscilloscopes may take on the role of master or slave.
This patent application also describes an apparatus comprising multi-channel digital storage oscilloscopes interconnected via circuitry so that the multi-channel digital storage oscilloscopes share a common clock signal and a common trigger signal. This apparatus may include one or more of the following features, alone or in combination.
The circuitry may comprise a connection between individual multi-channel digital storage oscilloscopes, and selection circuits in each of the multi-channel digital storage oscilloscopes. The selection circuits in a subject multi-channel digital storage oscilloscope may be for selecting either (i) an internal clock signal and an internal trigger signal that were generated for the subject multi-channel digital storage oscilloscope, or (ii) an external clock signal and an external trigger signal that were generated for another multi-channel digital storage oscilloscope that is not the subject multi-channel digital storage oscilloscope. The multi-channel digital storage oscilloscopes may comprise more than two interconnected multi-channel digital storage oscilloscopes. Each of the multi-channel digital storage oscilloscopes may be configurable to act as a master or a slave, where master is configured to provide the common clock signal and the common trigger signal, and the slave is configured to accept the common clock signal and the common trigger signal from the master.
This patent application also describes a first multi-channel digital storage oscilloscope comprising a connection circuit to receive an external clock signal and an external trigger signal from a second multi-channel digital storage oscilloscope, selection circuitry to select the external clock signal and the external trigger signal over internally-generated clock and trigger signals, an analog to digital converter (ADC) to receive the external clock signal, and to convert an input analog signal into a digital signal using the external clock signal, and a controller to use the external trigger signal to capture data from the digital signal and to store the data. This apparatus may include one or more of the following features, alone or in combination.
The second multi-channel digital storage oscilloscope may be substantially identical to the first multi-channel digital storage oscilloscope. The first multi-channel digital storage oscilloscope may further comprise a second ADC to receive the external clock signal, and to convert a second input analog signal into a second digital signal using the external clock signal, and the controller may be configured to use the external trigger signal to capture data from the second digital signal and to store the data from the second digital signal. The connection circuit may comprise circuit paths between the first multi-channel digital storage oscilloscope and the second multi-channel digital storage oscilloscope. The first multi-channel digital storage oscilloscope and the second multi-channel digital storage oscilloscope may be identical.
Any two or more of the features described in this summary section may be combined to form embodiments not specifically described in this patent application.
All or part of the foregoing may be implemented as a computer program product comprised of instructions that are stored on one or more machine-readable media, and that are executable on one or more processing devices. All or part of the foregoing may be implemented as an apparatus, method, or system that may include one or more processing devices and memory to store executable instructions to implement functionality.
The details of one or more examples are set forth in the accompanying drawings and the description below. Further features, aspects, and advantages will become apparent from the description, the drawings, and the claims.
Described herein is way of connecting two or more multi-channel digital storage oscilloscopes (DSOs). Specifically, two or more independent DSOs may be combined to multiply their channel count. The resulting combination substantially maintains timing accuracy among measurements on all channels of the DSOs, thereby mimicking one unified instrument. Trigger timing errors may be reduced or eliminated by transmitting a clock signal and a clock-synchronous (or simply, “synchronous”) trigger signal among the DSOs, as described below. The DSO generating the clock and synchronous trigger signals, referred to as the master, provides the clock and synchronous trigger signals to the other DSO(s), \referred to as the slave(s). In one example, the two or more DSOs are completely symmetric in their roles (master or slave). There is no fixed master or fixed slave. Thus, the two or more DSOs may change roles as needed.
DSO 10 is described in detail, leaving out an explanation of interconnection circuitry 12a-12e, which is described below. Corresponding components of DSO 11 are substantially similar or identical to those described for DSO 10. In this context, substantially similar means at least that the components have the same, or close to the same, function, and that about the same types of circuits are used to implement those components. Different parts, sub-parts, or structures may be used in substantially similar circuits.
DSO 10 includes an analog-to-digital converter (ADC) 14 for receiving an input analog signal 15 and for converting that analog signal to a digital signal 16 (i.e., digital data) in accordance with a clock signal 17 (ADDCLK). In this example, clock signal 17 is typically on the order of two gigahertz (2 GHz); however, any frequency may be used. The input analog signal 15 is the signal that the DSO will eventually reconstitute for display.
DSO 10 also includes a comparator 19 to identify when input analog signal 15 exceeds a predefined voltage threshold. This is referred to as the threshold event, and is the point from which input analog signal 15 is referenced. Comparator 19 receives input analog signal 15 at its positive input and the voltage threshold 20 (trigger voltage) at its negative input. When input analog signal 15 exceeds voltage threshold 20, comparator 19 outputs a signal 21. Any type of signal may be used to indicate the trigger event.
Edge selector 22 is a circuit that identifies either a rising edge or a falling edge of signal 21 output by comparator 19. The output of edge selector 22 constitutes an asynchronous trigger signal 24. Signal 24 is asynchronous because it is not in phase with clock signal 17. Rather, since signal 24 was detected in “real-time”, it will likely fall in between two pulses 25, 26 of clock signal 17, as shown in
Selector circuit 27 can be a flip-flop or other circuitry that is used to select, for output, either an asynchronous trigger signal (e.g., 24) or a version of clock signal 17. A step-down circuit 29 may be used to produce the version of clock signal 17. For example, step-down circuit 29 may reduce the frequency of clock signal 17. A purpose of the step-down circuit (divide-by-N block) is to reduce the clock rate to something more easily handled by the time interval digitizer and the circuitry that controls acquisition and data storage. The sample rate is reduced inside the data capture controller, and it is user programmable. Thus, the step-down circuit reduces the clock rate for practical signal handling purposes and does not change the functionality of the system. The user may set program the step-down circuit via a computer or other instrument controls communicatively coupled to DSO 10.
Assuming that selector circuit 27 selects asynchronous trigger signal 24, selector circuit 27 outputs asynchronous trigger signal 24 (ATRIG) to both a latch circuit 30 and a time interval digitizer 31. Latch circuit 30 receives asynchronous trigger signal 24 and, in accordance with clock signal 17 (the full or stepped-down version), outputs a synchronous trigger signal 32 (STRIG). Synchronous trigger signal 32 is synchronous because it is in phase with clock signal 17, unlike asynchronous trigger signal 24, which is likely not in phase with clock signal 17. In this regard, it is noted that, in some cases, synchronous trigger signal 32 and asynchronous trigger signal 24 may both be in phase with clock signal 17. These cases, however, are coincidental, and not necessarily intended.
Time interval digitizer 31 is a circuit and/or controller that determines the real-time difference (AT, also referred to as “initial X”) between the asynchronous trigger signal 24 and the clock signal 17. The phase of clock signal 17 is represented, in time interval digitizer 31, by synchronous trigger signal 32, since synchronous trigger signal 32 is in phase with clock signal 17. Referring to
DSO 10 also includes a data capture controller 36, which may be any type of microcontroller or other processing circuitry. Data capture controller 36 receives (e.g., “captures”) data from ADC 14 in accordance with clock signal 17 (the full or stepped-down version). Data capture controller 36 stores this data, along with synchronous trigger signal 32 and ΔT in data memory 34. As noted above, a microprocessor or other processing device uses this information to reconstruct the original analog signal for display on the DSO.
Clock signal 17 may be generated by a device 37, such as an oscillator. A frequency multiplier phase-locked loop circuit 39, or other circuitry, may optionally be used to increase the frequency of the clock.
DSO 10 is two-channel, meaning that two separate input analog signals can be tracked relative to the same internal trigger signal. So, in
As noted above, one advantage of the foregoing b configuration is that two separate input analog signals can be tracked relative to the same trigger event. A microprocessor or other processing device may use this information for subsequent signal processing, including comparisons involving the input analog signals.
The interconnection shown in
Referring to
DSO 11 contains interconnection and selection circuitry that is identical, at least functionally, to that described above for DSO 10. That way, DSO 11 can select the clock and synchronous trigger signals of DSO 10 or DSO 11, and DSO 10 can select the clock and synchronous trigger signals of DSO 10 or DSO 11. It is noted that when DSO 10 acts as master, DSO 11 acts as slave, and vice versa.
By interconnecting DSOs 10 and 11 in the manner described above, it is possible to track four separate input analog signals relative to the same trigger event. In this example, only two multi-channel DSOs have been interconnected. However, it is possible to connect any number N (N≧2) DSOs in the manner described herein, thereby making it possible to track 2*N input analog signals relative to the same trigger event (where, in this example, the multi-channel DSO has two (2) channels).
To summarize, in the circuitry of
Thus, the connection mechanism(s) described herein combine two (or more) DSOs to increase their combined channel count. The connection reduces timing errors by sharing both a clock signal and a synchronous trigger signal among DSOs. As explained above, the DSOs are symmetrical in their roles. The DSO generating the synchronous trigger signal, referred to as the master DSO, provides the clock and the synchronous trigger signal to the other DSO, referred to as the slave. The DSOs may switch roles, as desired. A user operating the DSOs may program, e.g., via a computer or other instrument controls communicatively coupled to the DSOs, which DSO is to take on which role. The computer may also generate the selection signals used in the selection circuitry to ensure that each DSO uses the proper clock and synchronous trigger signal, as described herein.
A microprocessor or other processing device or circuitry may use the digital data and ΔT values to reproduce the original analog signals, and relate them to the same triggering event.
Any of the functions described herein and their various modifications (hereinafter “the functions”) are not limited to the hardware and software described herein. All or part of the functions can be implemented, at least in part, via a computer program product, e.g., a computer program tangibly embodied in an information carrier, such as one or more machine-readable media, for execution by, or to control the operation of, one or more data processing apparatus, e.g., a programmable processor, a computer, multiple computers, and/or programmable logic components.
A computer program can be written in any form of programming language, including compiled or interpreted languages, and it can be deployed in any form, including as a stand-alone program or as a module, component, subroutine, or other unit suitable for use in a computing environment. A computer program can be deployed to be executed on one computer or on multiple computers at one site or distributed across multiple sites and interconnected by a network.
Actions associated with implementing all or part of the functions can be performed by one or more programmable processors executing one or more computer programs to perform the functions of the calibration process. All or part of the functions can be implemented as, special purpose logic circuitry, e.g., an FPGA (field programmable gate array) and/or an ASIC (application-specific integrated circuit).
Processors suitable for the execution of a computer program include, by way of example, both general and special purpose microprocessors, and any one or more processors of any kind of digital computer. Generally, a processor will receive instructions and data from a read-only memory or a random access memory or both. Components of a computer include a processor for executing instructions and one or more memory devices for storing instructions and data.
Components of different embodiments described herein may be combined to form other embodiments not specifically set forth above. Components may be left out of the circuitry shown in
Any components of the following patent applications may be combined to produce embodiment(s) not specifically described herein: (1) U.S. patent application Ser. No. 12/769,065, entitled “Connecting Digital Storage Oscilloscopes”, (2) U.S. patent application Ser. No. 12/769,082, entitled “Driving An Electronic Instrument”, (3) U.S. patent application Ser. No. 12/769,114, now U.S. Pat. No. 8,098,181, entitled “Attenuator Circuit”, and (4) U.S. patent application Ser. No. 12/769,075, entitled “Multi-Level Triggering Circuit”.
Other embodiments not specifically described herein are also within the scope of the following claims.
Number | Name | Date | Kind |
---|---|---|---|
2778883 | Buckerfield | Jan 1957 | A |
3573644 | Evel | Apr 1971 | A |
3927374 | Nakaya | Dec 1975 | A |
4097798 | Olson et al. | Jun 1978 | A |
4119910 | Hayashi | Oct 1978 | A |
4147988 | Hall | Apr 1979 | A |
4283713 | Philipp | Aug 1981 | A |
4360747 | Ryan | Nov 1982 | A |
4365193 | Bollero et al. | Dec 1982 | A |
4495586 | Andrews | Jan 1985 | A |
4507618 | Nelson | Mar 1985 | A |
4523161 | Miles | Jun 1985 | A |
4628253 | Yu et al. | Dec 1986 | A |
4647862 | Blair | Mar 1987 | A |
4647915 | Shank et al. | Mar 1987 | A |
4678345 | Agoston | Jul 1987 | A |
4694244 | Whiteside et al. | Sep 1987 | A |
4704036 | Holte et al. | Nov 1987 | A |
4716345 | Shank et al. | Dec 1987 | A |
4755951 | Hollister | Jul 1988 | A |
4779045 | Shank | Oct 1988 | A |
4855968 | Shank | Aug 1989 | A |
5034698 | Moriyasu | Jul 1991 | A |
5097147 | Stuebing et al. | Mar 1992 | A |
5119404 | Aihara | Jun 1992 | A |
5121075 | Roach | Jun 1992 | A |
5180932 | Bengel | Jan 1993 | A |
5222028 | LaBarre et al. | Jun 1993 | A |
5223784 | Nelson et al. | Jun 1993 | A |
5225776 | Dobos et al. | Jul 1993 | A |
5289500 | Inou et al. | Feb 1994 | A |
5315627 | Draving | May 1994 | A |
5319266 | Chu et al. | Jun 1994 | A |
5498985 | Parle et al. | Mar 1996 | A |
5706222 | Bonaccio et al. | Jan 1998 | A |
5754827 | Barbier et al. | May 1998 | A |
5777489 | Barbier et al. | Jul 1998 | A |
5912593 | Susak et al. | Jun 1999 | A |
5933129 | Egami et al. | Aug 1999 | A |
6057706 | Barbier et al. | May 2000 | A |
6218904 | Panther | Apr 2001 | B1 |
6265894 | Reblewski et al. | Jul 2001 | B1 |
6366154 | Pulvirenti | Apr 2002 | B2 |
6377106 | Rozsypal | Apr 2002 | B1 |
6388465 | Barbier et al. | May 2002 | B1 |
6400219 | Fayed | Jun 2002 | B1 |
6473701 | Tallman et al. | Oct 2002 | B1 |
6522083 | Roach | Feb 2003 | B1 |
6560494 | Soto et al. | May 2003 | B1 |
6621913 | de Vries | Sep 2003 | B1 |
6681354 | Gupta | Jan 2004 | B2 |
6701280 | Horne et al. | Mar 2004 | B2 |
6717433 | Barbier et al. | Apr 2004 | B2 |
6782298 | Soto et al. | Aug 2004 | B2 |
6801097 | Wallace | Oct 2004 | B2 |
6807496 | Pickerd | Oct 2004 | B2 |
6812688 | Tan et al. | Nov 2004 | B2 |
6819170 | Kindt | Nov 2004 | B1 |
6832174 | Tran et al. | Dec 2004 | B2 |
6909979 | Saitou et al. | Jun 2005 | B2 |
6927608 | Chen et al. | Aug 2005 | B1 |
7058548 | Pupalaikis et al. | Jun 2006 | B2 |
7065458 | Tran et al. | Jun 2006 | B2 |
7072804 | Weller | Jul 2006 | B2 |
7139684 | Pupalaikis et al. | Nov 2006 | B2 |
7148754 | Kaminski | Dec 2006 | B2 |
7191079 | Smith et al. | Mar 2007 | B2 |
7191372 | Jacobson et al. | Mar 2007 | B1 |
7219037 | Pupalaikis et al. | May 2007 | B2 |
7222055 | Pupalaikis et al. | May 2007 | B2 |
7236900 | Hagen et al. | Jun 2007 | B2 |
7245163 | Nakamura | Jul 2007 | B2 |
7262632 | Hazucha et al. | Aug 2007 | B2 |
7280930 | Kobayashi | Oct 2007 | B2 |
7282965 | Hatooka et al. | Oct 2007 | B2 |
7285946 | Ems et al. | Oct 2007 | B2 |
7304550 | Rostami et al. | Dec 2007 | B2 |
7365617 | Rostami et al. | Apr 2008 | B2 |
7373281 | Pupalaikis et al. | May 2008 | B2 |
7386409 | Mueller et al. | Jun 2008 | B2 |
7394410 | Wegener | Jul 2008 | B1 |
7519513 | Pupalaikis et al. | Apr 2009 | B2 |
7616066 | Ishii et al. | Nov 2009 | B2 |
7642822 | Baker et al. | Jan 2010 | B2 |
7646766 | Schmidt et al. | Jan 2010 | B2 |
7868664 | Markozen et al. | Jan 2011 | B2 |
7881414 | Kimura et al. | Feb 2011 | B2 |
7944229 | Joshi et al. | May 2011 | B2 |
8073656 | Pupalaikis et al. | Dec 2011 | B2 |
8239158 | Crain et al. | Aug 2012 | B2 |
8305903 | Louise et al. | Nov 2012 | B1 |
8386208 | Cake et al. | Feb 2013 | B2 |
8433532 | LeBrun et al. | Apr 2013 | B2 |
8433543 | LeBrun et al. | Apr 2013 | B2 |
20020089349 | Barbier et al. | Jul 2002 | A1 |
20020104051 | Gupta | Aug 2002 | A1 |
20020175732 | Blon et al. | Nov 2002 | A1 |
20020175739 | Sidiropoulos et al. | Nov 2002 | A1 |
20020196013 | Goldstein et al. | Dec 2002 | A1 |
20030090299 | Dathe et al. | May 2003 | A1 |
20030184349 | Carvajal et al. | Oct 2003 | A1 |
20030208330 | Pickerd | Nov 2003 | A1 |
20030223317 | Soto et al. | Dec 2003 | A1 |
20040012454 | Wallace | Jan 2004 | A1 |
20040117138 | Tran et al. | Jun 2004 | A1 |
20040117143 | Tran et al. | Jun 2004 | A1 |
20040128076 | Pupalaikis et al. | Jul 2004 | A1 |
20040178820 | Barbier et al. | Sep 2004 | A1 |
20050089883 | Weinrich et al. | Apr 2005 | A1 |
20050134324 | Boyer et al. | Jun 2005 | A1 |
20050174148 | Fiedler | Aug 2005 | A1 |
20050225310 | Smith et al. | Oct 2005 | A1 |
20050234670 | Hagen et al. | Oct 2005 | A1 |
20050261853 | Dobyns | Nov 2005 | A1 |
20060074606 | Pupalaikis et al. | Apr 2006 | A1 |
20060080065 | Pupalaikis et al. | Apr 2006 | A1 |
20060106502 | See et al. | May 2006 | A1 |
20060145768 | Kaminski | Jul 2006 | A1 |
20060161401 | Pupalaikis et al. | Jul 2006 | A1 |
20060176151 | Ems et al. | Aug 2006 | A1 |
20060177018 | Kobayashi et al. | Aug 2006 | A1 |
20060178850 | Kobayashi | Aug 2006 | A1 |
20060195301 | Mueller et al. | Aug 2006 | A1 |
20060202748 | Furukawa et al. | Sep 2006 | A1 |
20060238270 | Rostami et al. | Oct 2006 | A1 |
20060244494 | Cetrulo et al. | Nov 2006 | A1 |
20060259256 | Roach | Nov 2006 | A1 |
20070013449 | Ishii et al. | Jan 2007 | A1 |
20070027658 | Pupalaikis et al. | Feb 2007 | A1 |
20070069768 | Hatooka et al. | Mar 2007 | A1 |
20070112532 | Pupalaikis et al. | May 2007 | A1 |
20070126525 | Nicholson | Jun 2007 | A1 |
20070185669 | Pupalaikis et al. | Aug 2007 | A1 |
20070247256 | Rostami et al. | Oct 2007 | A1 |
20080054967 | Kobayashi | Mar 2008 | A1 |
20080061844 | Zeng et al. | Mar 2008 | A1 |
20080120053 | Pupalaikis et al. | May 2008 | A1 |
20080130654 | Schmidt et al. | Jun 2008 | A1 |
20080258957 | Pupalaikis et al. | Oct 2008 | A1 |
20080309355 | Nozaki et al. | Dec 2008 | A1 |
20090002213 | LaMarche et al. | Jan 2009 | A1 |
20090027086 | Trifonov | Jan 2009 | A1 |
20090066403 | Horsky et al. | Mar 2009 | A1 |
20090108906 | Butler | Apr 2009 | A1 |
20090251186 | Nedachi | Oct 2009 | A1 |
20090267666 | Marutani | Oct 2009 | A1 |
20100039157 | Kaeriyama et al. | Feb 2010 | A1 |
20100102868 | Kim et al. | Apr 2010 | A1 |
20100117699 | Wu et al. | May 2010 | A1 |
20100176847 | Kitsunezuka et al. | Jul 2010 | A1 |
20100182050 | Markozen et al. | Jul 2010 | A1 |
20110043270 | Kusuda | Feb 2011 | A1 |
20110115526 | Ouchi | May 2011 | A1 |
20110187424 | Grewing et al. | Aug 2011 | A1 |
20110191066 | Delbue et al. | Aug 2011 | A1 |
20110267030 | Roach | Nov 2011 | A1 |
20110267036 | Kharrati et al. | Nov 2011 | A1 |
20110267037 | Kharrati et al. | Nov 2011 | A1 |
20110267214 | Roach | Nov 2011 | A1 |
20120212251 | Yanagishima et al. | Aug 2012 | A1 |
Number | Date | Country |
---|---|---|
264510 | Apr 2004 | AT |
200027578 | Apr 2001 | AU |
2003252059 | Feb 2004 | AU |
2003291653 | May 2004 | AU |
1126866 | Jun 1982 | CA |
1203295 | Apr 1986 | CA |
1278344 | Dec 1990 | CA |
2238955 | Nov 1999 | CA |
2272740 | Nov 1999 | CA |
2353950 | Apr 2001 | CA |
1399724 | Feb 2003 | CN |
1675822 | Sep 2005 | CN |
1723621 | Jan 2006 | CN |
101116066 | Jan 2008 | CN |
2824103 | Dec 1978 | DE |
3065612 | Dec 1983 | DE |
3335868 | Apr 1984 | DE |
60009856 | May 2004 | DE |
102004019966 | Nov 2005 | DE |
102006040793 | Jun 2007 | DE |
0023708 | Feb 1981 | EP |
0250682 | Jan 1988 | EP |
0278637 | Aug 1998 | EP |
1133702 | Sep 2001 | EP |
1359427 | Nov 2003 | EP |
1554807 | Jul 2005 | EP |
1738185 | Jan 2007 | EP |
1836586 | Sep 2007 | EP |
1846770 | Oct 2007 | EP |
1847103 | Oct 2007 | EP |
2393472 | Dec 1978 | FR |
2534090 | Apr 1984 | FR |
1583550 | Jan 1981 | GB |
2130038 | May 1984 | GB |
2433659 | Jun 2007 | GB |
1119341 | Mar 1986 | IT |
54-002019 | Jan 1979 | JP |
59-086322 | May 1984 | JP |
63-5270 | Jan 1988 | JP |
63-193068 | Aug 1988 | JP |
02-007609 | Jan 1990 | JP |
02-052282 | Feb 1990 | JP |
03-211695 | Sep 1991 | JP |
04-212067 | Aug 1992 | JP |
06-034666 | Feb 1994 | JP |
09-318669 | Dec 1997 | JP |
2002-544576 | Dec 2002 | JP |
2003-329709 | Nov 2003 | JP |
2006-504100 | Feb 2006 | JP |
2007-159118 | Jun 2007 | JP |
2008-521014 | Jun 2008 | JP |
PA05000704 | Apr 2005 | MX |
7806065 | Dec 1978 | NL |
8303383 | May 1984 | NL |
8901648 | Jan 1990 | NL |
187880 | Sep 1991 | NL |
339409 | Sep 1998 | TW |
WO0123901 | Apr 2001 | WO |
WO2004010571 | Jan 2004 | WO |
WO2004038432 | May 2004 | WO |
WO2005103736 | Nov 2005 | WO |
WO2006055935 | May 2006 | WO |
WO2006086256 | Aug 2006 | WO |
WO2006086257 | Aug 2006 | WO |
WO2006086258 | Aug 2006 | WO |
WO2006093541 | Sep 2006 | WO |
Entry |
---|
Roach, Steven D., “Signal Conditioning in Oscilloscopes and the Spirit of Invention”, in The Art and Science of Analog Circuit Design, ed. Jim Williams, Butterworth-Heinemann, Boston (1995). |
White Paper “XYZs of Oscilloscopes: Primer”, TEK1511 / 03W-8605-5, (c) 2009 Tektronix. |
Agilent Technologies Application Note 1608, “What is the difference between an equivalent time sampling oscilloscope and a real-time oscilloscope?”, 5989-8794EN, (c) 2008 Agilent Technologies, Inc. |
Search Report for U.S. Appl. No. 12/769,065 ,entitled “Fixed-Price Novelty Search Report (Your Ref: 2196; Our Ref: 1001002/DB)” (2010). |
Search Report for U.S. Appl. No. 12/769,082, entitled “Fixed-Price Novelty Search Report (Your Ref: 2195; Our Ref: 1001003/DB/sp)” (2010). |
Search Report for U.S. Appl. No. 12/769,114, entitled “Fixed-Price Novelty Search Report (Your Ref: 2197; Our Ref: 1001001/DB)” (2010). |
Search Report for U.S. Appl. No. 12/769,075, entitled “Fixed-Price Novelty Search Report (Your Ref: 2198; Our Ref: 1001004/DB)” (2010). |
Action and Response History in US Publication No. US2004/0117138. |
Teradyne, Inc., “Prior Art Fig. 1: Ai760 DSO Rev A showing differential drive comparators with trigger level control . . . ”, (Aug. 2007). |
Teradyne, Inc., “Prior Art Fig. 1: Ai760 Rev A DSO and prior art references listed in Section 7”, (Aug. 2007). |
Number | Date | Country | |
---|---|---|---|
20110267036 A1 | Nov 2011 | US |