1. Technical Field
The present disclosure relates to connectors, and particularly, to a peripheral component interconnect express (PCIe) connector assembly.
2. Description of Related Art
Motherboard slots, such as PCIe connectors, are electrical interfaces used for data transmission between a computer and expansion cards, such as graphics cards. Lanes provided by a chipset on the motherboard are distributed to the slots on the motherboard. However, the lane number of lanes is limited in accordance with the capability of the chipset, and the lanes distributed to a particular slot cannot be used by another slot even when the particular slot is not in use. Therefore, there is room to improvement in the art.
The components in the drawings are not necessarily drawn to scale, the emphasis instead being placed upon clearly illustrating the principles of a connector assembly. Moreover, in the drawings, like reference numerals designate corresponding parts throughout the several views.
The disclosure, including the accompanying drawings, is illustrated by way of examples and not by way of limitation. It should be noted that references to “an” or “one” embodiment in this disclosure are not necessarily to the same embodiment, and such references mean at least one.
Referring to
Standard PCIe slots can include up to 32 PCIe lanes, termed x1, x4, x16, x32 in respect to the number of physical or electrical lanes. In relation to the physical lanes of the slots, the electrical lanes are provided by a chipset 18 on the motherboard 10. A standard PCIe expansion card can be fitted into a standard PCIe slot with more physical lanes, but cannot be fitted into another standard PCIe slot with less physical lanes. Therefore, larger PCIe slots are sometimes preferred for installation on the motherboard 10 for receiving larger PCIe expansion cards while the electrical lanes actually connected to the slot are less than the physical lanes of the slot. For example, when the motherboard 10 capable of providing 20 PCIe lanes is equipped with a PCIe x4 slot, a PCIe x8 slot, and a PCIe x16 slot. The PCIe x16 slot can only acquire 8 electrical lanes for data transmission while the PCIe x4 slot and the PCIe x8 slot are respectively set up with 4 and 8 electrical lanes, and thus limiting the bandwidth of the PCIe x16 slot.
The standard PCIe slot includes a side A and a side B, who have a number of pins respectively corresponding to the physical lanes. A standard PCIe x1 slot has 18 pins on the side A called A1-A18 and 18 pins on the side B called B1-B18, and the first 13 pins on each side (A1-A13 and B1-B13) are for generic usage, such as power and clock. While the other 5 pins (A14-A18 and B14-B18) correspond to a lane called lane 0 for signal transmission. A standard PCIe x4 slot has 15 more pins (on both sides) called A19-A32 and B19-B32 than the standard PCIe x1 slot, and the 15 pins correspond to lane 1 (A19-A22 and B19-B22), lane 2 (A23-A26 and B23-B26), and lane 3 (A27-A32 and B27-B32). A standard PCIe x8 slot has 17 more pins (on both sides) called A33-A49 and B33-B49 than the standard PCIe x4 slot, and the 17 pins correspond to lane 4 (A33-A36 and B33-B36), lane 5 (A37-A40 and B37-B40), lane 6 (A41-A44 and B41-B44), and lane 7 (A45-A49 and B45-B49). A standard PCIe x16 slot has 33 more pins (on both sides) called A50-A82 and B50-B82 than the standard PCIE x8 slot. The 33 pins correspond to lane 8 (A50-A53 and B50-B53), lane 9 (A54-A57 and B54-B57), lane 10 (A58-A61 and B58-B61), lane 11 (A62-A65 and B62-B65), lane 12 (A66-A69 and B66-B69), lane 13 (A70-A73 and B70-B73), lane 14 (A74-A77 and B74-B77), and lane 15 (A78-A82 and B78-B82).
In the embodiment, the chipset 18 provides 16 electrical lanes. The PCIe x8 slot 30 includes 49 pins on the side A called A1-A49, and 49 pins on the side B called B1-B49. The pins A1-A13 and B1-B13 of the PCIe x8 slot 30 are regarded as a first group of pins of the PCIe x8 slot 30. The pins A14-A49 and B14-B49 of the PCIe x8 slot 30 are regarded as a second group of pins of the PCIe x8 slot 30. The PCIe x16 slot 40 includes 82 pins on the side A called A1-A82, and 82 pins on the side B called B1-B82. The pins A1-A49 and B1-B49 of the PCIe x16 slot 40 are regarded as a first group of pins of the PCIe x16 slot 40. The pins A50-A82 and B50-B82 of the PCIe x16 slot 40 are regarded as a second group of pins of the PCIe x16 slot 40. The pins A1-A13 and B1-B13 of the PCIe x8 slot 30 and the PCIe x16 slot 40 are used to receive power and clock signals from the chipset 18. The pins A14-A49 and B14-B49 of the PCIe x8 slot 30 and the PCIe x16 slot 40 are used to connect to the chipset 18 to acquire 8 electrical lanes for data transmission from the chipset 18.
The holes include a first group of holes, a second group of holes, a third group of holes, and a fourth group of holes. The first group of holes includes thirteen holes on a first side called C1-C13, and thirteen holes on a second side called D1-D13. The holes C1-C13 correspond to the pins A1-A13 of the PCIe x8 slot 30. The holes D1-D13 correspond to the pins B1-B13 of the PCIe x8 slot 30. The second group of holes includes thirty-six holes on a first side called C14-C49 and thirty-six holes on a second side called D14-D49. The holes C14-C49 correspond to the pins A14-A49 of the PCIe x8 slot 30. The holes D14-D49 correspond to the pins B14-B49 of the PCIe x8 slot 30. The first and second groups of holes are further connected to the chipset 18. As a result, when the pins of the PCIe x8 slot 30 are plugged into the corresponding holes, the PCIe x8 slot 30 acquires eight electrical lanes for data transmission from the chipset 18.
The third group of holes includes forty-nine holes on a first side called C1-C49 and forty-nine holes on a second side called D1-D49. The holes C1-C49 correspond to the pins A1-A49 of the PCIe x16 slot 40. The holes D1-D49 correspond to the pins B1-B49 of the PCIe x16 slot 40. The fourth group of holes includes thirty-three holes on a first side called C50-C82 and thirty-three holes on a second side called D50-D82. The holes C50-C82 correspond to the pins A50-A82 of the PCIe x16 slot 40. The holes D50-D82 correspond to the pins B50-B82 of the PCIe x16 slot 40. The third and fourth groups of holes are further connected to the chipset 18. As a result, when the pins of the PCIe x16 slot 40 are plugged into the corresponding holes, the PCIe x16 slot 40 acquires eight electrical lanes for data transmission from the chipset 18.
In addition, the second group of holes are connected to the fourth group of holes through wires, correspondingly. A switch 50 is connected on each wire to cut off or connect the wire. Refer to table 1, relationships between each hole of the second and fourth groups of holes are shown.
From table 1, in the embodiment, the hole C14 of the second group of holes is connected to the hole C50 of the fourth group of holes, the hole C15 of the second group of holes is connected to the hole C51 of the fourth group of holes, and so on. The holes C19, C32, C33, D17, D32, and D33 are idle.
When a PCIe x16 expansion card is plugged into the PCIe x16 slot 40, and the PCIe x8 slot 30 is idle, the switches 50 on the wires are turned on. At this time, the signals at the second group of holes from the chipset 18 are transmitted to the fourth group of holes, and then to the pins A50-A82 and B50-B82 of the PCIe x16 slot 40. As a result, the pins A1-A49 and B1-B49 of the PCIe x16 slot 40 receive signals from the chipset 18, and the pins A50-A82 and B50-B82 of the PCIe x16 slot 40 receive signals from the chipset 18 through the second group of holes, the wires, and the fourth group of holes in that order. Therefore, the PCIe x16 expansion card plugged into the PCIe x16 slot 40 acquires sixteen electrical lanes for data transmission from the chipset 18.
When the PCIe x16 expansion card is plugged into the PCIe x16 slot 40, and a PCIe x8 expansion card is plugged into the PCIe x8 slot 30, the switches 50 on the wires are turned off. At this time, the PCIe x8 expansion card receives signals from the chipset 18 through the pins A1-A49 and B1-B49 of the PCIe x8 slot 30, and the PCIe x16 expansion card receives signals from the chipset 18 through the pins A1-A49 and B1-B49 of the PCIe x16 slot 40.
Referring to
The foregoing description of the exemplary embodiments of the disclosure has been presented only for the purposes of illustration and description and is not intended to be exhaustive or to limit the disclosure to the precise forms disclosed. Many modifications and variations are possible in light of everything above. The embodiments were chosen and described in order to explain the principles of the disclosure and their practical application so as to enable others of ordinary skill in the art to utilize the disclosure and various embodiments and with various modifications as are suited to the particular use contemplated. Alternative embodiments will become apparent to those of ordinary skills in the art to which the present disclosure pertains without departing from its spirit and scope. Accordingly, the scope of the present disclosure is defined by the appended claims rather than the foregoing description and the exemplary embodiments described therein.
Number | Date | Country | Kind |
---|---|---|---|
201110235980.X | Aug 2011 | CN | national |
Relevant subject matter is disclosed in a pending U.S. patent application (application Ser. No. 13/274,344, filed on Oct. 16, 2011) having the same title and assigned to the same assignee as named herein.