This application claims the benefit of CN application 201511002526.4, filed on Dec. 28, 2015, and incorporated herein by reference.
The present invention generally relates to electronic circuits, and more particularly but not exclusively to constant on-time switching converters and control methods thereof.
Constant on-time control is widely used in power supply area because of its good transient response, simple structure and smooth mode transition. In traditional switching converters with constant on-time control, a switch is turned ON when the output voltage of the switching converter is smaller than a reference voltage, and is turned OFF when its on-time reaches a predetermined time threshold. The lighter the load, the longer the switching period. So the switching frequency of the constant on-time switching converter reduces along with the load. Under light-load condition, the switching frequency of the switching converter may reduce into an audible range (such as 20 Hz˜20 kHz), so audible noise is generated.
The embodiments of the present invention are directed to a constant on-time switching converter comprising a switching circuit, a comparing circuit, a mode determination circuit, an on-time control circuit and a logic circuit. The switching circuit has a first switch and is configured to convert an input voltage into an output voltage. The comparing circuit compares a feedback signal indicative of the output voltage of the switching circuit with a reference voltage and generates a first setting signal. The mode determination circuit generates a second setting signal indicating whether the switching frequency of the switching circuit approaches an audible range. The on-time control circuit generates an on-time control signal which is used to control the on-time of the first switch. The logic circuit generates a control signal to control the first switch in the switching circuit based on the first setting signal, the second setting signal and the on-time control signal. When the switching frequency of the switching circuit approaches the audible range, the switching converter enters the ultrasonic mode, the second setting signal transits from a first state to a second state, and the first switch is turned ON.
The present invention can be further understood with reference to the following detailed description and the appended drawings.
The use of the same reference label in different drawings indicates the same or like components.
Reference will now be made in detail to the preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. While the invention will be described in conjunction with the preferred embodiments, it will be understood that they are not intended to limit the invention to these embodiments. On the contrary, the invention is intended to cover alternatives, modifications and equivalents, which may be included within the spirit and scope of the invention as defined by the appended claims. Furthermore, in the following detailed description of the present invention, numerous specific details are set forth in order to provide a thorough understanding of the present invention. However, it will be obvious to one of ordinary skill in the art that the present invention may be practiced without these specific details. In other instances, well-known methods, procedures, components, and circuits have not been described in detail so as not to unnecessarily obscure aspects of the present invention.
According to embodiments of the present invention, in normal working state, a switch in a constant on-time switching converter is turned ON when an output voltage of the switching converter is smaller than a reference voltage, and is turned OFF when its on-time reaches a predetermined time threshold. Once the switching frequency of the switching converter approaches an audible range (such as 20 Hz-20 kHz) during light-load or no-load conditions, the switching converter enters into an ultrasonic mode, the switch is forcibly turned ON even if the output voltage is still higher than the reference voltage. The ultrasonic mode keeps the switching frequency above the audible frequency area and thus audible noise is avoided.
The on-time control circuit 101 generates an on-time control signal TON to control the on-time of the first switch in the switching circuit 105. The comparing circuit 102 is coupled to the feedback circuit 106, and is configured to compare the feedback signal VFB with a reference voltage VREF and to generate a first setting signal SET1. The mode determination circuit 103 is configured to judge whether the switching frequency FS of the switching converter 100 approaches the audible range and to generate a second setting signal SET2. The second setting signal SET2 transits from a first state to a second state when the switching frequency FS approaches the audible range. The logic circuit 104 is coupled to the on-time control circuit 101, the comparing circuit 102 and the mode determination circuit 103. The logic circuit 104 generates a control signal CTRL based on the on-time control signal TON, the first setting signal SET1 and the second setting signal SET2, so as to control the first switch in the switching circuit 105. Generally, in normal working state, the first switch is turned ON when the feedback signal VFB is smaller than the reference voltage VREF, and is turned OFF when its on-time reaches a time threshold determined by the on-time control signal TON. However, when the switching frequency Fs of the switching circuit 105 approaches the audible range, the switching converter 100 enters the ultrasonic mode, the second setting signal SET2 transits from the first state to the second state, the first switch is turned ON and the switching frequency FS is limited to a minimum larger than 20 kHz. The minimum is above the audible frequency area, so audible noise is avoided.
In the constant on-time control method, when the feedback signal VFB falls below the reference voltage VREF, the first switch is turned ON and the switching converter delivers energy to the load whereby the amount of energy delivered by the converter is determined by the on-time control signal TON. However, according to embodiments of the present invention, since the switching frequency FS in ultrasonic mode is limited at a minimum above the audible range during light-load or no-load conditions, the on-time control signal TON could not meet the energy requirement, encountering the output voltage overshoot issue. For this reason, all the embodiments (
The on-time control circuit 201A is configured to generate an on-time control signal TON which is used to control the on-time of the first switch M1. The comparing circuit 202 comprises a comparator 221 having a non-inverting input terminal, an inverting input terminal and an output terminal, wherein the non-inverting input terminal is configured to receive a reference voltage VREF, the inverting input terminal is coupled to the feedback circuit 206 to receive the feedback signal VFB, the comparator 221 provides a first setting signal SET1 at the output terminal by comparing the feedback signal VFB with the reference voltage VREF. The mode determination circuit 203 is configured to judge whether the switching frequency FS of the switching converter 200 approaches an audible range and generates a second setting signal SET2. The second setting signal SET2 transits from a first state to a second state when the switching frequency FS approaches the audible range. There are many ways that can be used to judge whether the switching frequency FS of the switching converter approaches the audible range. In an embodiment, the switching frequency FS may be compared with a predetermined frequency Fth. If the current switching frequency is less than the predetermined frequency Fth (such as 25 KHz), or the current switching frequency is continuously less than the predetermined frequency Fth in a predetermined time period, the switching converter 200 will be deemed as approaching the audible range. In another embodiment, if the time period when both switches M1 and M2 in the switching circuit are turned OFF exceeds a first time threshold TTH1 (such as 30 μs), the switching converter 200 will be deemed as approaching the audible range. In other embodiments, the judging of approaching the audible range may be realized by other suitable methods/means.
The logic circuit 204 comprises an OR gate 241 and a flip-flop 242. The OR gate 241 has a first input terminal, a second input terminal and an output terminal, wherein the first input terminal is coupled to the output terminal of the comparing circuit 202 to receive the first setting signal SET1, the second input terminal is coupled to the mode determination circuit 203 to receive the second setting signal SET2. The flip-flop 242 has a setting terminal, a resetting terminal and an output terminal, wherein the setting terminal is coupled to the output terminal of the OR gate 241, the resetting terminal is coupled to coupled to the on-time control circuit 201A to receive the on-time control signal TON, the flip-flop 242 provides the control signal CTRL at the output terminal. Accordingly, the first switch M1 is turned ON when the feedback signal VFB is smaller than the reference voltage VREF or the second setting signal SET2 transits from the first state to the second state, and the first switch M1 is turned OFF when its on-time reaches a time threshold determined by the on-time control signal TON. A person of ordinary skill in the art should know that in other embodiments, the logic circuit 204 may have different circuit configurations while having the same or similar function.
In the ultrasonic mode, the on-time control signal TON is regulated to reduce the on-time of the first switch M1 when an over-voltage condition of the output voltage VOUT over a first output limit is detected, and thus the energy delivered to the load is reduced, the output voltage VOUT can be reduced. In the embodiment of
In one embodiment, the threshold voltage VTH1 is the output voltage VOUT. In another embodiment, the charge current outputted by the current source IS1 is determined by a status signal FLAG, wherein when the output voltage VOUT is less than the first output limit, the status signal FLAG is at the normal logic state, the charge current may be a predetermined constant value, or a variable value determined by the input voltage VIN, for example, the charge current increases when the input voltage VIN increases. When the output voltage VOUT is higher than the first output limit, the status signal FLAG is at the over-voltage logic state, the on-time control circuit 201A increases the charge current to reduce the on-time of the first switch M1. In another embodiment, the capacitance of the capacitor C1 is determined by the status signal FLAG, wherein when the output voltage VOUT is higher than the first output limit, the status signal FLAG transits from the normal logic state to the over-voltage logic state, the on-time control signal TON is regulated by reducing the capacitance of the capacitor C1 to reduce the on-time of the first switch M1.
In one embodiment, the switching converter 200 further comprises a driver circuit 208. The driver circuit 208 has an input terminal and output terminals, wherein the input terminal is coupled to the output terminal of the logic circuit 204, the output terminals are respectively coupled to the first switch M1 and the second switch M2 in the switching circuit 205. In one embodiment, in order to eliminate the sub-harmonic oscillation at the output voltage VOUT, the switching converter 200 further comprises a slope compensation circuit providing a slope compensation signal. The slope compensation signal may be added to the feedback signal VFB, or be subtracted from the reference voltage VREF.
The mode determination circuit 203A is configured to monitor the off-time of the first switch M1 and to generate a second setting signal SET2 indicating whether the switching frequency FS of the switching converter 300 approaches the audible range. In detail, the second setting signal SET2 is at the first state when the off-time of the first switch M1 is less than a second time threshold TTH2, such as 33 μs. When the off-time of the first switch M1 exceeds the second time threshold TTH2, the second setting signal SET2 is at the second state, the switching converter 300 enters the ultrasonic mode, and the first switch M1 is turned ON. The mode determination circuit 203A comprises an OR gate 231 and a timer CNT. The OR gate 231 has a first input terminal, a second input terminal and an output terminal, wherein the first terminal is coupled to receive a clock signal CLK, a second input terminal is coupled to receive the second setting signal SET2. The timer CNT has a clock terminal, an input terminal and an output terminal, wherein the clock terminal is coupled to the output terminal of the OR gate 231, the input terminal is coupled to receive the control signal CTRL. The timer CNT starts counting when the control signal CTRL transits from logic high state to logic low state. The timer CNT has a reference time which equals with the second time threshold TTH2. If the counting duration of the timer CNT exceeds the reference time, then at the end of the reference time, if the control signal CTRL is still at logic low state, and the second setting signal SET2 provided by the timer CNT transits from logic low state to logic high state, the first switch M1 in the switching circuit 205 is turned ON. The timer CNT stops counting when the control signal CTRL transits from logic low state to logic high state and is cleared.
The on-time control circuit 210B is configured to generate the on-time control signal TON. In ultrasonic mode, the on-time control signal TON is regulated to reduce the on-time of the first switch M1 based on the over-voltage condition of the output voltage VOUT over a first output limit, and hence the output voltage VOUT is reduced. The on-time control circuit 210B comprises resistors R1-R4, a current operational amplifier Amp1, a diode D1, a current source IS2, a capacitor C2, a Not gate 213, a control switch MC1 and a comparator 214. As shown in
In normal working state, the diode D1 is at OFF state, the first switch M1 is turned ON when the feedback signal VFB is less than the reference voltage VREF, and is turned OFF when its on-time reaches a predetermined time threshold. When the switching frequency FS of the switching converter 300 approaches the audible range, the switching converter 300 enters the ultrasonic mode, the second setting signal SET2 is at the second state, the first switch M1 is turned ON even if the feedback signal VFB is still higher than the reference voltage VREF. The switching frequency FS of the switching converter 300 is limited to the minimum and so the audible noise is avoided. In an embodiment, the over-voltage condition of the output voltage VOUT over the first output limit is detected when the first voltage V1 is higher than the first voltage limit VLIM1, the diode D1 is turned ON to conduct the first current, accordingly, the threshold voltage VTH2 is reduced and the on-time of the first switch M1 is reduced. However, if the load keeps decreasing, the on-time of the first switch M1 will be reduced to a minimum value, such as 50 ns, then the output voltage VOUT will keep increasing and the output voltage overshoot is still a little larger, so a second over-voltage condition of the output voltage VOUT over a second output limit may be detected, the second output limit is larger than the first output limit.
In one embodiment, if the second over-voltage condition of the output voltage VOUT over the second output limit is detected, the output voltage VOUT is reduced by turning ON a discharge switch. In a further embodiment, the control circuit in
In another embodiment, a discharge circuit 207B can be added to the switching converter 100 and is configured to reduce the output voltage VOUT by creating a discharge path for the output voltage VOUT.
When the first voltage V1 rises above the second voltage limit VLIM2, the second over-voltage condition of the output voltage VOUT over the second output limit is detected, a discharge signal is provided to the discharge switch MD2, the discharge switch MD2 is turned ON to create a discharge path for the output voltage VOUT until the first voltage V1 falls below the first voltage limit VLIM1. A person of ordinary skill in the art should know that in other embodiments, the discharge circuit may have different circuit configurations while having the same or similar function.
As shown in
The flip-flop 233 has a setting terminal, a resetting terminal and an output terminal, wherein the resetting terminal is configured to receive the high side control signal HS, the setting terminal is coupled to the output terminal of the timer CNT1, the flip-flop 233 provides an enable signal ENV. The enable signal ENV is coupled to an enable terminal of the comparator 275 of the discharge circuit 207C and is used to enable the detecting of the second over-voltage condition of the output voltage VOUT over the second output limit. The flip-flop 234 has a setting terminal, a resetting terminal and an output terminal, wherein the resetting terminal is configured to receive the low side control signal LS, the setting terminal is coupled to the output terminal of the timer CNT1, the flip-flop 234 provides an enable signal ENT. The enable signal ENT is coupled to an enable terminal of the current operational amplifier Amp2 of the on-time control circuit 201C and is used to enable the detecting of the first over-voltage condition of the output voltage VOUT over the first output limit. The first output limit is smaller than the second output limit. Flip-flops 233 and 234 are configured together to enable the current operational amplifier Amp2 and the comparator 275 after the second reference time T1, the quiet current can be saved, while the functionality of the switching converter is not affected.
At step S521, a feedback signal indicative of the output voltage of the switching circuit is compared with a reference voltage and a first setting signal is generated.
At step S522, whether the switching frequency of the switching converter approaches an audible range is judged and a second setting signal is generated. In one embodiment, if yes, the on-time of the first switch is reduced.
At step S523, an on-time control signal is generated and is used to control the on-time of the first switch.
At step S524, based on the first setting signal, the second setting signal and the on-time control signal, a control signal is generated and is used to control the first switch. The first switch is turned ON when the feedback signal is smaller than the reference voltage or the second setting signal transits from a first state to a second state, and the first switch is turned OFF when its on-time reaches a time threshold determined by the on-time control signal. In detail, when the switching frequency of the switching circuit approaches the audible range, the switching converter enters the ultrasonic mode, the second setting signal is at the second state, and the first switch is turned ON.
In an embodiment, in the ultrasonic mode, the on-time control signal is regulated to reduce the on-time of the first switch when a first over-voltage condition of the output voltage over a first output limit is detected. In a further embodiment, if a second over-voltage condition of the output voltage over a second output limit is detected, the output voltage is reduced by turning ON a discharge switch coupled between the output voltage and ground to create a discharge path, wherein the second output limit is higher than the first output limit.
In another embodiment, in the ultrasonic mode, when the second over-voltage condition of the output voltage over the second output limit is detected, a discharge signal is provided to a discharge switch coupled between the output voltage and ground, the discharge switch is turned ON to create a discharge path for the output voltage until the output voltage falls below the first output limit.
In this document, relational terms such as first and second, and the like may be used solely to distinguish one entity or action from another entity or action without necessarily requiring or implying any actual such relationship or order between such entities or actions. Numerical ordinals such as “first,” “second,” “third,” etc. simply denote different singles of a plurality and do not imply any order or sequence unless specifically defined by the claim language. The sequence of the text in any of the claims does not imply that process steps must be performed in a temporal or logical order according to such sequence unless it is specifically defined by the language of the claim. The process steps may be interchanged in any order without departing from the scope of the invention as long as such an interchange does not contradict the claim language and is not logically nonsensical.
Obviously many modifications and variations of the present invention are possible in light of the above teachings. It is therefore to be understood that within the scope of the appended claims the invention may be practiced otherwise than as specifically described. It should be understood, of course, the foregoing disclosure relates only to a preferred embodiment (or embodiments) of the invention and that numerous modifications may be made therein without departing from the spirit and the scope of the invention as set forth in the appended claims. Various modifications are contemplated and they obviously will be resorted to by those skilled in the art without departing from the spirit and the scope of the invention as hereinafter defined by the appended claims as only a preferred embodiment(s) thereof has been disclosed.
Number | Date | Country | Kind |
---|---|---|---|
201511002526.4 | Dec 2015 | CN | national |