This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2017-175832, filed on Sep. 13, 2017, the entire contents of which are incorporated herein by reference.
Embodiments described herein relate generally to constant voltage circuit.
In a semiconductor device, other than a main power supply circuit, a sub-power supply circuit is provided. The sub-power supply circuit operates when the main power supply circuit is turned off, and power consumption in the sub-power supply circuit is lower than that in the main power supply circuit. As such a sub-power supply circuit, a constant voltage circuit that is simply configured is suggested.
In general, according to one embodiment, a constant voltage circuit includes a first resistance including a first terminal coupled to a first voltage terminal, and a second terminal coupled to a first node, a first transistor of a first conductivity type including a first terminal coupled to the first voltage terminal, a second terminal coupled to a second node, and a control terminal coupled to the first node, a first diode coupled in series between the first node and a second voltage terminal, a Zener diode, and a second transistor of a second conductivity type, which differs from the first conductivity type, coupled in series between the first node and the second voltage terminal, a second resistance, and a third transistor of the first conductivity type coupled in series between the first node and the second voltage terminal, and third and fourth resistances coupled in series between the second node and the second voltage terminal. The control terminal of the second transistor is coupled to a third node to which the first terminal of the second resistance and the first terminal of the third transistor are coupled, and the control terminal of the third transistor is coupled to a fourth node to which the first terminal of the third resistance and the first terminal of the fourth resistance are coupled.
The embodiments will be described below with reference to the drawings. In the drawings, the same portion is indicated by the same reference code.
The constant voltage circuit according to the first embodiment will be described below with reference to
[Configuration in First Embodiment]
The configuration of a constant voltage circuit 30 in the first embodiment will be described with reference to
As shown in
The main power supply circuit 10 and the sub-power supply circuit 30 are electrically coupled to a power supply voltage terminal. A power supply voltage VDD is externally provided for the power supply voltage terminal. The main power supply circuit 10 and the sub-power supply circuit 30 are electrically coupled to a ground voltage terminal. A ground voltage VSS (e.g., 0V) is externally provided for the ground voltage terminal. The main power supply circuit. 10 and the sub-power supply circuit 30 generate a predetermined voltage, which becomes a power supply for each circuit.
When a control mode is a normal operation mode, the main function use logic circuit 20 performs predetermined operation such as a logical operation. The control mode determination use logic circuit 40 determines a control mode at that time, and controls the control mode. At this time, the main function use logic circuit 20 and the control mode determination use logic circuit 40 operate, using the main power supply circuit 10 as power supply.
Meanwhile, when a control mode is a standby mode, the main function use logic circuit 20 is turned off, and the control mode determination use logic circuit 40 keeps operating. At this time, the control mode determination use logic circuit 40 operates, using the sub-power supply circuit 30 as power supply. The sub-power supply circuit 30 consumes power less than the main power supply circuit 10, but has power sufficient to operate the control mode determination use logic circuit 40. That is, when a control mode is a standby mode, the main power supply circuit 10 whose power consumption is high is turned off, and the sub-power supply circuit 30 whose power consumption is low is used as a power supply. Thereby, the semiconductor device 100 minimizes power consumption necessary at the time of a standby mode.
As shown in
The resistance R1 comprises first and second terminals. The first terminal of the resistance R1 is electrically coupled to the power supply voltage terminal (first voltage terminal), and the second terminal of the resistance R1 is electrically coupled to a node n1.
The transistor Q1 comprises first and second terminals, and a control terminal. The first terminal and the control terminal of the transistor Q1 are electrically coupled to the node n1. The second terminal of the transistor Q1 is electrically coupled to a node n2.
The transistor Q2 comprises first and second terminals, and a control terminal. The first terminal of the transistor Q2 is electrically coupled to the power supply voltage terminal. The second terminal of the transistor Q2 is electrically coupled to a node n6. The control terminal of the transistor Q2 is electrically coupled to the node n1. The transistor Q2 has the same transistor size, layout, thickness, material, etc., as the transistor Q1. Here, a transistor size is indicated by the gate length and gate width of a transistor. A layout is indicated by a well space, a source and drain diffusion layers, etc. Accordingly, the transistor Q2 comprises the same threshold voltage as the transistor Q1.
The series circuits S1 to S4 are electrically coupled in parallel to one another.
The series circuit S1 is provided between the node n2 and a ground voltage terminal (second voltage terminal), and electrically coupled in series to the resistance R1 and the transistor Q1. The series circuit S1 comprises diodes D1 to D6. The diodes D1 to D6 are electrically coupled in series.
Each of the diodes D1 to D6 comprises first and second terminals (anode and cathode). The anode of the diode D1 is electrically coupled to the node n2, and the cathode of the diode D1 is electrically coupled to the anode of the diode D2. In the same manner, the cathodes of the diodes D2-D5 are electrically coupled to the anodes of the diodes D3-D6, respectively. The cathode of the diode D6 is electrically coupled to the ground voltage terminal.
Note that each of the diodes D1 to D6 may be a PN junction diode, or an NPN transistor. Also, the number of diodes is arbitrary, and can be determined as necessary according to magnitude of output voltage of the constant voltage circuit 30.
The series circuit S2 is provided between the node n1 and a ground voltage terminal, and electrically coupled in series to the resistance R1. The series circuit S2 comprises a P-type transistor (PMOS transistor) Q4, and a Zener diode Dz1. The transistor Q4 and the Zener diode Dz1 are electrically coupled in series.
The transistor Q4 comprises first and second terminals, and a control terminal. The first terminal of the transistor Q4 is electrically coupled to the node n1. The second terminal of the transistor Q4 is electrically coupled to a node n3. The control terminal of the transistor Q4 is electrically coupled to a node n4. The Zener diode Dz1 comprises first and second terminals (anode and cathode). The cathode of the Zener diode Dz1 is electrically coupled to the node n3, and the anode of the Zener diode Dz1 is electrically coupled to the ground voltage terminal.
The series circuit S3 is provided between the node n1 and a ground voltage terminal, and electrically coupled in series to the resistance R1. The series circuit S3 comprises a resistance R4, and an N-type transistor Q3. The resistance R4 and the transistor Q3 are electrically coupled in series.
The resistance R4 comprises first and second terminals. The first terminal of the resistance R4 is electrically coupled to the node n1, and the second terminal of the resistance R4 is electrically coupled to the node n4. The transistor Q3 comprises first and second terminals, and a control terminal. The first terminal of the transistor Q3 is electrically coupled to the node n4. The second terminal of the transistor Q3 is electrically coupled to the ground voltage terminal. The control terminal of the transistor Q3 is electrically coupled to a node n5.
The series circuit S4 is provided between the node n6 and a ground voltage terminal, and electrically coupled in series to the transistor Q2. The series circuit S4 comprises resistances R2 and R3. The resistances R2 and R3 are electrically coupled in series.
The resistance R2 comprises first and second terminals. The first terminal of the resistance R2 is electrically coupled to the node n6, and the second terminal of the resistance R2 is electrically coupled to the node n5. The resistance R3 comprises first and second terminals. The first terminal of the resistance R3 is electrically coupled to the node n5, and the second terminal of the resistance R3 is electrically coupled to the ground voltage terminal.
The constant voltage circuit 30 outputs a voltage VREG via the node n6.
[Operation in First Embodiment]
The operation of the constant voltage circuit 30 in the first embodiment will be described with reference to
Generally, the output voltage of a constant voltage circuit depends on temperature, and has negative temperature characteristics (negative temperature coefficient). That is, the higher a temperature is, the lower an output voltage of a constant voltage circuit becomes. In the constant voltage circuit 30 in the first embodiment, when an output voltage VREG gets lower than a predetermined voltage at the time of high temperature, the output voltage VREG is set based on dropped voltages of the diodes D1 to D6. When an output voltage gets equal to or higher than a predetermined voltage at the time of low temperature, a voltage based on the dropped voltages of the diodes D1 to D6 is clamped by the Zener diode Dz1. As a result, the output voltage VREG is set based on a dropped voltage of the Zener diode Dz1. Such switching is performed by electrically cutting off the Zener diode Dz1 from the constant voltage circuit 30 according to the value of a voltage VREG. The operation of the constant voltage circuit 30 in the first embodiment will be detailed below.
Note that in the descriptions given below, the resistance values of the resistances R1 to R4 are determined to be R1 to R4, respectively. Also, each of the diodes D1 to D6 drops a voltage by a voltage VF, and the Zener diode Dz1 drops a voltage by a voltage VDz1.
As shown in
As shown in
Firstly, a voltage VDD dropped via the resistance R1 is applied to the gate of the transistor Q1, whereby the transistor Q1 is turned on. Thereby, a current I1 flows through the diodes D1 to D6. The current I1 is a current by which each of the diodes D1 to D6 can stably generate a voltage VF. As a result, a voltage [6×VF] is applied to the node n2 (the source of the transistor Q1) by the diodes D1 to D6. Accordingly, a voltage [6×VF+VGS1] is applied to the gate of the transistor Q1 (VGS1 is a voltage between the gate and the source of the transistor Q1). This voltage [6×VF+VGS1] is also applied to the gate of the transistor Q2. Because of this, a voltage [6×VF+VGS1−VGS2] is applied to the node n6 (the source of the transistor Q2) (VGS2 is a voltage between the gate and the source of the transistor Q2). Here, a voltage VGS1 (a threshold voltage of the transistor Q1) and a voltage VGS2 (a threshold voltage of the transistor Q2) are equal. Accordingly, a voltage [6×VF] is applied to the node n6, and the voltage [6×VF] is output as a voltage VREG.
Meanwhile, as shown in
Firstly, a voltage VDD dropped via the resistance R1 is applied to the gate of the transistor Q1, whereby the transistor Q1 is turned on. Thereby, a current I2 flows through the Zener diode Dz1. The current I2 is a current by which the Zener diode Dz1 can stably generate a voltage VDz1. Meanwhile, a current I1 flows through the diodes D1 to D6.
Here, the Zener diode Dz1 has a device characteristic by which a dropped voltage does not become equal to or higher than a voltage VDz1, and is fixed by the voltage VDz1. Accordingly, the Zener diode Dz1 clamps a voltage of the node n1 (the gate of the transistor Q1) so as not to be equal to or higher than a voltage VDz1. Voltages [6×VF] of the diodes D1 to D6 have negative temperature characteristics. The lower a temperature is, the higher the voltages become. Because of this, when a voltage [6×VF+VGS1] gets equal to or higher than a voltage VDz1 at the time of low temperature, a voltage of the gate of the transistor Q1 is clamped to be a voltage VDz1. This voltage VDz1 is also applied to the gate of the transistor Q2. Because of this, a voltage [VDz1−VGS2] is applied to the node n6 (the source of the transistor Q2). Accordingly, the voltage [VDz1−VGS2] is output as a voltage VREG.
[Advantageous Effect in First Embodiment]
As shown in
However, in the Zener diode Dz11, the amount of leak current gets large at the time of high temperature. As a result, as shown in
As shown in
In the diodes D11 to D16, sudden current leakage at the time of high temperature as in the Zener diode Dz11 of comparison example 1 does not occur. Because of this, the constant voltage circuit in comparison example 2 can normally operate even at the time of high temperature. However, the diodes D11 to D16 have temperature dependency higher than the Zener diode Dz11. Accordingly, as shown in
To solve the above problems, in the first embodiment, the constant voltage circuit 30 comprises the Zener diode Dz1, and the diodes D1 to D6. The constant voltage circuit 30, when an output voltage VREG is lower than a predetermined voltage at the time of high temperature, generates the output voltage VREG on the basis of dropped voltages [6×VF] of the diodes D1 to D6. Meanwhile, in the constant voltage circuit 30, when the output voltage VREG gets equal to or higher than a predetermined voltage at the time of low temperature, a voltage based on the dropped voltages [6×VF] of the diodes D1 to D6 is clamped by the Zener diode Dz1. As a result, the output voltage VREG is generated based on a dropped voltage VDz1 of the Zener diode Dz1.
More specifically, as shown in
Meanwhile, as shown in
By the above-described operation; at the time of high temperature, an output voltage VREG is set by the diodes D1 to D6 whose voltages do not plummet, and at the time of low temperature, an output voltage VREG is set by the Zener diode Dz1 whose temperature characteristics are relatively small. This makes it possible to reduce variation in an output voltage VREG between the time of high temperature and the time of low temperature, and solve the problem at the time of high temperature shown in comparison example 1, and the problem at the time of low temperature shown in comparison example 2. That is, it is possible at the time of high temperature to prevent the influence of the temperature characteristics of the Zener diode Dz1, and inhibit a sudden decrease in output voltage. It is also possible at the time of low temperature to prevent the influence of the temperature characteristics of the diodes D1 to D6, and inhibit application of overvoltage to a logic circuit, etc.
Note that the transistor Q1 does not need to be provided in the first embodiment. In this case, the node n1 and the node n2 are the same node. The constant voltage circuit 30, at the time of high temperature, outputs a voltage [6×VF−VGS2] as an output voltage VREG, and at the time of low temperature, outputs a voltage [VDz1−VGS2] as an output voltage VREG.
The constant voltage circuit according to the second embodiment will be described below with reference to
In the above first embodiment, a dropped voltage VDz1 of the Zener diode Dz1 is provided for the node n1 (the gate of the transistor Q1). In contrast, in the second embodiment, a dropped voltage VDz1 of the Zener diode Dz1 is provided for the node n2 (the source of the transistor Q1). The second embodiment will be detailed below.
Note that in the second embodiment, descriptions of the same points as the above first embodiment will be omitted, and mainly different points will be described.
[Configuration in Second Embodiment]
The configuration of a constant voltage circuit 30 in the second embodiment will be described with reference to
As shown in
In the second embodiment, being different from the above first embodiment, the series circuit S2 is provided between a node n2 and a ground voltage terminal. That is, the first terminal of a transistor Q4 is electrically coupled to the node n2 (the source of the transistor Q1).
[Operation in Second Embodiment]
The operation of the constant voltage circuit 30 in the second embodiment will be described with reference to
As shown in
As shown in
Meanwhile, as shown in
Firstly, a voltage VDD dropped via the resistance R1 is applied to the gate of the transistor Q1, whereby the transistor Q1 is turned on. Thereby, a current I2 flows through the Zener diode Dz1. The current I2 is a current by which the Zener diode Dz1 can stably generate a voltage VDz1. Meanwhile, a current I1 flows through diodes D1 to D6.
Here, the Zener diode Dz1 has a device characteristic by which a dropped voltage does not become equal to or higher than a voltage VDz1, and is fixed by the voltage VDz1. Accordingly, the Zener diode Dz1 clamps a voltage of the node n2 (the source of the transistor Q1) so as not to be equal to or higher than a voltage VDz1. Voltages [6×VF] of the diodes D1 to D6 have negative temperature characteristics. The lower a temperature is, the higher the voltages become. Because of this, when a voltage [6×VF] is equal to or higher than a voltage VDz1 at the time of low temperature, a voltage of the source of the transistor Q1 is clamped to be a voltage VDz1. Accordingly, a voltage [VDz1+VGS1] is applied to the gate of the transistor Q1. This voltage [VDz1+VGS1] is also applied to the gate of the transistor Q2. Because of this, a voltage [VDz1+VGS1−VGS2] is applied to the node n6 (the source of the transistor Q2). Accordingly, a voltage VDz1 is applied to the node n6, and the voltage VDz1 is output as a voltage VREG.
[Advantageous Effect in Second Embodiment]
In the second embodiment, in the constant voltage circuit 30, when an output voltage VREG gets equal to or higher than a predetermined voltage at the time of low temperature, dropped voltages [6×VF] of the diodes D1 to D6 are clamped by the Zener diode Dz1. As a result, the output voltage VREG is generated based on a dropped voltage VDz1 of the Zener diode Dz1. That is, as shown in
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
Number | Date | Country | Kind |
---|---|---|---|
2017-175832 | Sep 2017 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
5999041 | Nagata | Dec 1999 | A |
6396249 | Itakura | May 2002 | B1 |
8531170 | Fukami | Sep 2013 | B2 |
20170288553 | Fahlenkamp | Oct 2017 | A1 |
20180042093 | Hausman, Jr. | Feb 2018 | A1 |
Number | Date | Country |
---|---|---|
2002-123324 | Apr 2002 | JP |
3637848 | Apr 2005 | JP |
2014-126908 | Jul 2014 | JP |