This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2017-085769, filed on Apr. 25, 2017, the entire contents of which are incorporated herein by reference.
Embodiments described herein relate generally to a constant-voltage power supply circuit offering favorable load regulation characteristics over an entire region of an output current.
The output voltage VREG obtained by the constant-voltage power supply circuit 10E is as follows:
Let us here consider a case. in which an output current is drawn from the circuit output. terminal 3.
Under a no-load condition having no output current, the transistor MP1 supplies only a current that flows through the resistors R3 and R4. Because a need generally exists to reduce current consumption as much as feasible, types of resistors having a high resistance value of several megaohms are incorporated for the resistors R3 and R4. At this time, the transistor MP1 that drives a load is controlled by the error amplifier so as to operate in a sub-threshold region. As the output current gradually increases, the transistor MP1 shifts to an operation in a saturation region. As the output current further increases, the transistor MP1 shifts to an operation in a non-saturation region and the output voltage VREG linearly decreases as an output current increases.
In the characteristics illustrated in
The foregoing output voltage characteristic can be represented by a load regulation characteristic. The load regulation characteristic is given by a degree of descending inclination of the output voltage VREG between two any given points I1 and I2 of the output current. The load regulation characteristic is typically defined by expression (2) given below:
Where, VR1 denotes an output voltage when the output current is I1 and VR2 denotes an output voltage when the output current is I2. In
As is known from
An object of the present invention is to provide a constant-voltage power supply circuit that offers improved load regulation characteristics as described above.
According to one embodiment, a constant-voltage power supply circuit includes: an error amplifier including an inverting input terminal and a noninverting input terminal, a reference voltage source connected with the inverting input terminal of the error amplifier, an output transistor, the transistor having a source connected with a power supply terminal, a drain connected with a circuit output terminal, and a gate connected with an output terminal of the error amplifier, and an output voltage detecting circuit, the circuit being connected between the circuit output terminal and a power supply terminal, detecting voltage of the circuit output terminal to apply the detected voltage to the noninverting input terminal of the error amplifier. The constant-voltage power supply circuit further includes a positive feedback circuit connected between the output terminal of the error amplifier and the gate of the output transistor.
The transistor MP2 has a gate length equal to a gate length of a transistor MP1. The transistor MP2 has a gate width set such that a ratio of the gate width of MP2 to the gate width of MP1 is 1 to n (n>1). Due to this setting, a drain current of the transistor MP2 is 1/n of a drain current of the transistor MP1.
The transistors MN1 and MN2 have gate widths set such that a ratio of the gate width of MN1 to the gate width of MN2 is m to 1 (m>1). Thus, when the drain of the transistor MN2 is connected with the of terminal 63 of the error amplifier 6, the transistor MN2 draws from the output terminal 63 of the error amplifier 6 a current of 1/(m×n) of an amount of current output from the transistor MP1, to thereby be able to transition greatly an output characteristic of the error amplifier 6.
As described above, in the constant-voltage power supply circuit 10A in the first embodiment, gain of the positive feedback circuit 8 is added to gain inherent in the error amplifier 6, so that a gate voltage of the transistor MP1 can be varied and the load regulation characteristic can be improved through the entire region of the output current.
As a result, as indicated by a characteristic A in
In the constant-voltage power supply circuit 10B of the second embodiment illustrated in
The foregoing configuration causes a drain current flowing through a transistor MP2 to increase, so that a drain voltage of the transistor MN3 builds up. This increase a potential difference between a source and a back gate of the transistor MN3. As a result, a back gate effect of the transistor MN3 causes a threshold voltage of the transistor MN3 to increase, so that resistance between the drain and the source further increases. The foregoing allows the amount of feedback to an error amplifier 6 to be reduced further when a transistor MP1 flows a large output current.
From the foregoing discussion, the risk of oscillation can be further reduced as compared with the constant-voltage power supply circuit 10B described with reference to
Vth=Vth0+γ(√{square root over (|2ϕF+VSB|)}−√{square root over (|2ϕF|)} (3)
Where, Vth0 denotes a threshold voltage at zero bias, γ denotes a substrate effect coefficient, VSB denotes a voltage across the source and the back gate, and ϕF denotes a Fermi level in a P-type substrate.
The foregoing embodiments have been described for a case in which the power supply voltages satisfy the condition of VDD>VSS. When a high-low relation between the power supply voltages is reversed, the necessary approach is to replace the PMOS transistor with the NMOS transistor, and vice versa. In addition, the appended claims name a first one of the PMOS transistor and the NMOS transistor as a first conductivity type and a second one of the PMOS transistor and the NMOS transistor as a second conductivity type.
The aspect of the present invention can improve the load regulation characteristic by inserting a positive feedback circuit to be connected between the output terminal of the error amplifier and the gate of the first transistor of the first conductivity type as the output transistor.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
Number | Date | Country | Kind |
---|---|---|---|
2017-085769 | Apr 2017 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
6046577 | Rincon-Mora | Apr 2000 | A |
6150871 | Yee | Nov 2000 | A |
6300749 | Castelli et al. | Oct 2001 | B1 |
20050151527 | Noda | Jul 2005 | A1 |
20050231180 | Nagata | Oct 2005 | A1 |
20100079121 | Yanagawa et al. | Apr 2010 | A1 |
20110095745 | Noda | Apr 2011 | A1 |
20130119954 | Lo | May 2013 | A1 |
20150015222 | Ivanov | Jan 2015 | A1 |
20170315574 | Brown | Nov 2017 | A1 |
Number | Date | Country |
---|---|---|
103149962 | Jun 2013 | CN |
106292824 | Jan 2017 | CN |
2010-079653 | Apr 2010 | JP |
Entry |
---|
Tutorials Point, “VLSI Design-MOS Inverter”, Apr. 19, 2016, Tutorials Point Simply Easy Learning, pp. 1-10. (Year: 2016). |
Number | Date | Country | |
---|---|---|---|
20180307260 A1 | Oct 2018 | US |