This application claims the foreign priority benefit under 35 U.S.C. Section 119 of Korean Application No. 10-2013-0069651 entitled “Continuous-Time Sigma-Delta Modulator And Continuous-Time Sigma-Delta Modulating Method” filed on Jun. 18, 2013, which is hereby incorporated by reference in its entirety into this application.
1. Technical Field
The present invention relates to a continuous-time sigma-delta modulator and a continuous-time sigma-delta modulating method, and more particularly, to a continuous-time sigma-delta modulator by using a timer and a continuous-time sigma-delta modulating method.
2. Description of the Related Art
Generally, a continuous-time sigma-delta (CTSD) modulator is configured to include an active-RC integrator, a quantizer, and a feedback digital-to-analog converter (DAC).
In this configuration, an operation of each block is as follows. First, the active-RC integrator serves to sum and integrate an analog signal input to an input terminal and a feedback signal input through a feedback path. The quantizer compares an output value of the integrator with a reference voltage value within the quantizer to output a digital value corresponding thereto. The feedback DAC operates a switch of the feedback path depending on the digital value output from the quantizer to transfer an analog feedback signal to a summing node of the integrator through the feedback path.
In this case, the analog signal generated from the feedback DAC means a fed back amount and therefore is an important factor determining a performance of the CTSD modulator, for example, a signal-to-noise ratio (SNR), and the like.
Referring to
An object of the present invention is to provide a continuous-time sigma-delta (CTSD) modulator insensitive to a clock jitter by using a timer and a continuous-time sigma-delta (CTSD) modulating method.
According to an exemplary embodiment of the present invention, there is provided a CTSD modulator, including: an integrator receiving and integrating a signal; a quantizer quantizing an output of the integrator to be digitally output; and a digital-to-analog converter (DAC) including a timer receiving the digital output of the quantizer to charge and discharge a charging and discharging capacitor according a predetermined timing so as to generate a trapezoidal waveform, and outputting a digital-to-analog converted trapezoidal waveform depending on the digital output of the quantizer by using the timer to feedback the digital-to-analog converted trapezoidal waveform to be summed with a signal input to the integrator.
The DAC may further include: a feedback switch performing a turn on/off operation depending on the digital output of the quantizer and feeding-back the trapezoidal waveform signal generated in the charging and discharging capacitor at the time of the turn on operation; a charging switch performing a turn on/off operation according to a timing control of the timer and charging the charging and discharging capacitor; and a discharging switch connected to the charging and discharging capacitor in parallel, performing the turn on/off operation depending on the timing control of the timer, and discharging the voltage charged in the charging and discharging capacitor, and the capacitor of the DAC is connected between the feedback switch and a ground terminal, is charged and discharged according to a switching of the charging and discharging switch depending on the timing control of the timer, and generates the trapezoidal waveform signal.
The DAC may further include: a first current source connected to the charging switch to supply charging power of the charging and discharging capacitor from a power voltage terminal; a second current source connected to the discharging switch to flow current in the ground terminal; and a feedback resistor connected to the feedback switch to convert a trapezoidal waveform voltage generated in the charging and discharging capacitor into a trapezoidal waveform current signal and feeding-back the converted trapezoidal waveform voltage to be summed with the signal input to the integrator at a summing node.
The trapezoidal waveform voltage may include: a first period in which a charging voltage of the charging and discharging capacitor rises at the time of the turn off operation of the discharging switch and the turn on operation of the charging switch; a second period in which a charged state of the charging and discharging capacitor is maintained at the time of the turn off operation of the discharging switch and the turn on operation of the charging switch; and a third period in which the charging voltage of the charging and discharging capacitor is discharged and falls at the time of the turn off operation of the charging switch and the turn on operation of the discharging switch.
The timer may perform a control to charge and discharge the charging and discharging capacitor in at least a high period of the digital output of the quantizer so as to generate the trapezoidal waveform voltage.
The integrator may include: an amplifier receiving a summed signal of an input signal and the fed back signal summed at a summing node at an inversion input terminal; and an integration capacitor on a feedback path between the output of the amplifier and the inversion input terminal.
The quantizer may include a comparator which receives the output of the integrator to compare with a reference signal so as to be digitally output.
The plurality of CTSD modulators may be connected in series to form a multi-order structure.
According to another exemplary embodiment of the present invention, there is provided a CTSD modulating method, including: receiving and integrating a signal in an integrator; quantizing an output of the integrator to be digitally output; and receiving the digital output, generating a trapezoidal waveform by charging and discharging a charging and discharging capacitor depending on a predetermined timing using a timer, performing digital-to-analog conversion, and outputting an analog trapezoidal waveform depending on the digital output to feedback the analog trapezoidal waveform so as to be summed with a signal input to the integrator.
The receiving the digital output, generating the trapezoidal waveform, performing digital-to-analog conversion, and outputting and feeding-back the analog trapezoidal waveform may include: receiving the digital output and generating a trapezoidal waveform voltage in the charging and discharging capacitor by charging and discharging the charging and discharging capacitor depending on the predetermined timing by using the timer; and converting the trapezoidal waveform voltage generated in the charging and discharging capacitor into a trapezoidal waveform current signal in a feedback resistor connected to the feedback switch at the time of a turn on operation of a feedback switch performing a turn on/off operation depending on the digital output and feeding-back the converted trapezoidal waveform voltage to be summed with the signal input to the integrator in a summing node.
The generating of the trapezoidal waveform voltage may include: starting the charging of the charging and discharging capacitor by supplying power of a voltage power terminal at the time of a turn on operation of a charging switch depending on a timing control of the timer; and starting the discharging of the charging voltage of the charging and discharging capacitor at the time of a turn on operation of a discharging switch connected to the charging and discharging capacitor in parallel according to the timing control of the timer.
The trapezoidal waveform voltage may include: a first period in which a charging voltage of the charging and discharging capacitor rises at the time of the turn off operation of the discharging switch and the turn on operation of the charging switch; a second period in which a charged state of the charging and discharging capacitor is maintained at the time of the turn off operation of the discharging switch and the turn on operation of the charging switch; and a third period in which the charging voltage of the charging and discharging capacitor is discharged and falls at the time of the turn off operation of the charging switch and the turn on operation of the discharging switch.
In the performing digital-to-analog conversion, the timer may perform a control to charge and discharge the charging and discharging capacitor in at least a high period of the digital output of the quantizer so as to generate the trapezoidal waveform voltage.
Exemplary embodiments of the present invention for accomplishing the above-mentioned objects will be described with reference to the accompanying drawings. In the description, the same reference numerals will be used to describe the same components of which a detailed description will be omitted in order to allow those skilled in the art to understand the present invention.
In the specification, it will be understood that unless a term such as ‘directly’ is not used in a connection, coupling, or disposition relationship between one component and another component, one component may be ‘directly connected to’, ‘directly coupled to’ or ‘directly disposed to’ another element or be connected to, coupled to, or disposed to another element, having the other element intervening therebetween.
Although a singular form is used in the present description, it may include a plural form as long as it is opposite to the concept of the present invention and is not contradictory in view of interpretation or is used as a clearly different meaning. It should be understood that “include”, “have”, “comprise”, “be configured to include”, and the like, used in the present description do not exclude presence or addition of one or more other characteristic, component, or a combination thereof.
A continuous-time sigma-delta (CTSD) modulator according to an exemplary embodiment of the present invention will be described in more detail with reference to the accompanying drawings. In the specification, the same reference numerals will be used in order to describe the same components throughout the accompanying drawings.
The CTSD modulator according to the exemplary embodiment of the present invention may be configured to have a primary structure and an n-order structure in which a plurality (n) of sigma-delta modulators are connected in series. Hereinafter, for simple description, each component of the CTSD modulator having the primary structure will be described in detail with reference to
Referring to
First, referring to
For example, referring to
Next, referring to
For example, the quantizer 30 may be configured to include a comparator 30 which receives the output of the integrator 10 to compare with the reference signal so as to be digitally output.
To be continued, the DAC 50 will be described in detail with reference to
For example, the DAC 50 may include a timer 54. In this case, the timer 54 receives the digital output of the quantizer 30 to charge and discharge a charging and discharging capacitor 53 depending on a predetermined timing, thereby generating a trapezoidal waveform. Therefore, the DAC 50 may use a timer 54 to output and feedback the digital-to-analog converted trapezoidal waveform depending on the digital output of the quantizer 30.
For example, according to another example, the timer 54 may perform a control to charge and discharge the charging and discharging capacitor 53 in at least a high period of the digital output of the quantizer 30 to generate a trapezoidal waveform voltage. For example, the trapezoidal waveform voltage is generated in the high period of the digital output of the quantizer 30 and the operation of the timer 54 may be turned off in the low period of the digital output of the quantizer 30 and the charging and discharging capacitor 53 may be maintained in the discharged state. Alternatively, in one example, in the timer 54, the feedback switch 51 is turned on/off depending on the digital output of the quantizer 30, separately from a timing active period and a timing inactive period depending on the digital output of the quantizer 30 and a turn on period of the feedback switch 51 is synchronized with a timing active period of the timer 54, such that the trapezoidal waveform voltage generated in the charging and discharging capacitor 53 by the timer 54 may be fed back to the integrator 10 depending on the turn on operation of the feedback switch 51.
In this case, referring to
Therefore, the charging and discharging capacitor 53 of the DAC 50 may be charged and discharged and generate the trapezoidal waveform voltage depending on the switching of the charging and discharging switch 55 according to the timing control of the timer 54, for example, the charging switch 55a and the discharging switch 55b. That is, a trapezoidal pulse waveform as illustrated in
Referring to
Meanwhile, the feedback resistor 52 is connected to the feedback switch 51. The feedback resistor 52 serves to feedback the trapezoidal waveform signal generated in the charging and discharging capacitor 53 to the summing node (node N), together with the feedback switch 51. In this case, the feedback resistor 52 converts the trapezoidal waveform voltage generated in the charging and discharging capacitor 53 into a trapezoidal waveform current signal at the time of the turn on of the feedback switch 51 and feedbacks the trapezoidal waveform current signal to the summing node (node N). The input signal AIN input to the integrator 10, in detail, the amplifier 11 through the input resistor 15 and the feedback signal IDAC through the feedback resistor 52 are summed at the summing node (node N) and are input to the integrator 10, in detail, the amplifier 11.
Describing another example with reference to
Referring to
Comparing with a comparative example illustrated in
On the other hand, the trapezoidal signal waveform of
Next, the continuous-time sigma-delta (CTSD) modulating method according to an aspect of the exemplary embodiment of the present invention will be described in detail with reference to the following drawings. In this case, the CTSD modulators according to the foregoing exemplary embodiments of the present invention will be described with reference to
Referring to
In detail, referring to
Next, referring to
To be continued, referring to
According to one example, in the digital-to-analog converting in the digital-to-analog converting and feeding-back (S300), the timer 54 may perform a control to charge and discharge the charging and discharging capacitor 53 in at least a high period of the digital output of the quantizer 30 to generate the trapezoidal waveform voltage.
In this case, although not illustrated, in one example, the digital-to-analog converting and feeding-back (S300) may include generating and feeding-back the trapezoidal waveform voltage. In the generating of the trapezoidal waveform voltage, the timer 54 is used to receive the digital output so as to charge and discharge the charging and discharging capacitor 53 depending on the predetermined timing, thereby generating the trapezoidal waveform voltage in the charging and discharging capacitor 53.
Next, in the feeding-back, at the time of the turn on operation of the feedback switch 51 which is turned on/off operation depending on the digital output, the trapezoidal waveform voltage generated in the charging and discharging capacitor 53 is converted into the trapezoidal waveform current signal in the feedback resistor 52 connected to the feedback switch 51 and is fedback to be summed with the signal input to the integrator 10 at the summing node. Referring to
For example, although not directly illustrated, referring to
In addition, referring to
According to exemplary embodiments of the present invention, the CTSD modulator feeding-back the trapezoidal waveform signal insensitive to the clock jitter by using the timer and the CTSD modulating method can be implemented.
Further, according to the exemplary embodiments of the present invention, the current consumption of the operational amplifier used in the integrator can be saved.
In addition, according to the exemplary embodiments of the present invention, the problem of the degradation in the performance of the CTSD modulator due to the clock jitter noise can be solved.
The accompanying drawings and the above-mentioned exemplary embodiments have been illustratively provided in order to assist in understanding of those skilled in the art to which the present invention pertains rather than limiting a scope of the present invention. In addition, exemplary embodiments according to a combination of the above-mentioned configurations may be obviously implemented by those skilled in the art. Therefore, various exemplary embodiments of the present invention may be implemented in modified forms without departing from an essential feature of the present invention. In addition, a scope of the present invention should be interpreted according to claims and includes various modifications, alterations, and equivalences made by those skilled in the art.
Number | Date | Country | Kind |
---|---|---|---|
10-2013-0069651 | Jun 2013 | KR | national |