Claims
- 1. A system for controlling a plurality of electrically actuated amusement game playfield features comprising:
- a) a microprocessor for generating a stream of data signals without address information, each of said data signals representing control information for a unique one of said playfield features;
- b) a power supply for said playfield features;
- c) a plurality of discrete control circuits serially connected to said microprocessor by a data bus, one of said control circuits being physically located in proximity to each of said playfield features for selectively applying power thereto;
- d) said microprocessor including means for serially transmitting said data signals to said control circuits without address information but in a specific sequence, each playfield feature being controlled only by the corresponding one of said data signals in each sequence.
- 2. The system of claim 1 wherein each said control circuit includes a controlled switch means for applying said power input to the corresponding playfield feature.
- 3. The system of claim 2 wherein said controlled switch means includes a transistor.
- 4. The system of claim 1 wherein each said control circuit includes latch means for storing said data signal corresponding to the associated playfield feature.
- 5. The system of claim 4 wherein said means for latching comprises a flip flop.
- 6. The system of claim 1 where said means for serially transmitting transmits said data signals such that the nth playfield feature is controlled by the N-nth data signal in said specific sequence, where N is the total number of said playfield features.
- 7. A system for reading the status of a plurality of switches on the playfield of an amusement game comprising:
- a) a microprocessor;
- b) a plurality of playfield switches;
- c) a plurality of discrete control circuits serially connected to said microprocessor by a data bus, one of said control circuits being physically located in proximity to each of said playfield switches for communicating the status of its corresponding switch to said microprocessor by transmitting a data signal without address information;
- d) said microprocessor including means for transmission of said data signals from said control circuits to said microprocessor without address information but in a specific sequence such that each data signal can be identified with its corresponding switch.
Parent Case Info
This is a continuation of Ser. No. 07/609,116 filed Oct. 31, 1990, now abandoned, which in turn is a continuation of copending application Ser. No. 07/337,324 filed on Apr. 13, 1989, also now abandoned.
US Referenced Citations (16)
Non-Patent Literature Citations (3)
Entry |
Kawakami, D. et al., Signetics Logic-TTL Data Manual, pp. 353-356, 1978. |
Holt, C. Electronic Circuits, 1978, pp. 168-172. |
Logic Design Principles Edward J. McCluskey, 1986 p. 305. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
609116 |
Oct 1990 |
|
Parent |
337324 |
Apr 1989 |
|