This application claims priority from Italian Application for Patent No. MI2014A000885 filed May 14, 2014, the disclosure of which is incorporated by reference.
This disclosure relates to electronic amplifiers and more in particular to a control circuit for generating regulated control voltages for controlling a single-ended or differential low noise amplifier.
A typical receiver chain of modern transceivers includes a low noise amplifier (LNA), a down-converter (MIXER) that receives in input the signal amplified by the LNA an oscillating signal generated by a Voltage Controlled Oscillator (VCO), a low-pass (or band-pass) filter and an analog-to-digital converter (ADC), as schematically shown in
The receiver chain, although optimized to work with an extremely low signal, has to be able to deal with high level signals or with a useful signal corrupted by high level disturbances or interferers. For these reasons, a variable gain amplifier (VGA) is present in the receiver (RX) chain as a separate block or is embedded in the LNA, as shown in FIG. 2.
The VGA is generally driven by an automatic gain control (AGC) circuit, which probes the level of signals in one or more points of the RX chain, in order to provide a signal at the highest possible level in input to the ADC without overloading the stages upstream.
A known topology of a LNA is shown in
The three control voltages VB1, VB2, VB3 are accurately generated for controlling this LNA in order to obtain a precisely determined gain value.
A control circuit to provide the control voltages VB1, VB2 and VB3 to the voltage based Gilbert cell are proposed in References 1-3 identified herein and is shown in
In an embodiment, a control circuit is presented which is capable of generating regulated control voltages for controlling a low noise amplifier including a transconductance amplification stage and a current steering stage. Thanks to the disclosed architecture, the control circuit of this disclosure provides the control voltages to be applied to the low noise amplifier of
The control circuit may be used with a single-ended or a differential low noise amplifier to form a single-ended or differential amplification device, respectively, that may be included in a receiver chain of a transceiver.
A control circuit is depicted in FIG. 5. It substantially comprises a first pair of matched transistors M2b/N and M3b/N respectively controlled by the control voltages VB3 and VB2; a diode-connected transistor M3a/N coupled to sink currents flowing through the transistors M2b/N and second transistor M3b/N; a second pair of matched transistors M4b/N and M1b/N configured to be respectively controlled by the control voltages VB3 and VB2 and to generate respective single-ended output voltages OUT2 and first OUT1; transistors M2a/2N and M1a/2N connected to mirror a current flowing through the diode-connected transistor M3a/N and to sink currents flowing through the transistors M4b/N and M1b/N; an operational amplifier OpAmp1 configured to generate the control voltage VB2 as an amplified replica of the difference between the output voltage OUT1 and a first reference voltage; and another operational amplifier OpAmp2 configured to generate the control voltage VB3 as an amplified replica of the difference between the second output voltage OUT2 and a second reference voltage. The control voltage VB1 is the voltage at the control terminal of the diode-connected transistor M3a/N.
The reference voltages VDD-R1*ID1/N and VDD-R2*ID2/N for the output voltages OUT1 and OUT2, respectively, determine the currents through the transistors M3b/N and M2b/N by fixing the control voltages VB2 and VB3 so as to force the currents ID1/N and ID2/N through the transistors M1b/N and M4b/N. If the transistor M3a/N is a N-times scaled replica of the matched transistors M1a and M2a of the low noise amplifier of
The control circuit of
A simple circuit allowing to generate the current ID1/N and ID2/N is shown in
The parameters of the control circuit of this disclosure may be analytically determined. In order to obtain a desired gain GAIN and a desired power consumption IB, the currents ID1 and ID2 may be chosen according to the following equations:
The output pole is
where CL is the sum of the Mixer input capacitance with output parasitic capacitances.
The control circuit of this disclosure may be used for controlling a LNA of
A prototype of an amplification device of this disclosure comprising a control circuit of
The claims as filed are integral part of this specification and are herein incorporated by reference.
[1] Hyein Lee, Yujeong Shim, Hyungjeong Park, ChunghyunRyu, Changwook Yoon, Joungho Kim, “Analysis of the Effect of AC Noise on DC Bias of VGA for UHF RFID using Chip-package Co-modeling and Simulation,” IEEE Proc. in Electronics Packaging Technology Conf. (EPTC), pp. 591-594, September 2007.
[2] P. Heim, M. A. Jabri, “MOS cascode-mirror biasing circuit operating at any current level with minimal output saturation voltage,” IEEE Electronics Letters, vol. 31, no. 9, pp. 690-691, September 1995.
[3] R. Saito, K. Hosoda, A. Hyogo, T. Maruyama, H. Komuraki, H. Sato, K. Sekine, “A 1.8-V 73-dB dynamic-range CMOS variable gain amplifier,” IEEE Proc. in Solid-State Circuits European Conference, pp. 301-304, Apr. 2003.
All of the foregoing references are incorporated herein by reference.
Number | Date | Country | Kind |
---|---|---|---|
MI2014A0885 | May 2014 | IT | national |
Number | Name | Date | Kind |
---|---|---|---|
5065112 | Ishiguro | Nov 1991 | A |
5481224 | Kimura | Jan 1996 | A |
5635884 | Fujii | Jun 1997 | A |
20090141520 | Grande | Jun 2009 | A1 |
20090289711 | Aiba | Nov 2009 | A1 |
20090289930 | Nishimura | Nov 2009 | A1 |
20130127536 | Cavallaro et al. | May 2013 | A1 |
20150185754 | Liu | Jul 2015 | A1 |
Entry |
---|
IT Search Report and Written Opinion for MI2014A000885 dated Apr. 21, 2015 (10 pages). |
Hong Zhang et al: “Fully Differential CMOS LNA and Down-Conversion Mixer for 3-5 GHz MB-OFDM UWB Receivers,” Radio-Frequency Integration Technology, 2007, RFIT 007. IEEE International ONAL Workshop on, IEEE, PI, Dec. 1, 2007, pp. 54-57, XP031210949. |
Saito, Ryutaro, et al: “A 1.8-V 73-dB Dynamic-Range CMOS Variable Gain Amplifier,” Tokyo University of Science, Dept. of Electrical Engineering, IEEE, 2003 (pp. 301-304). |
Heim, P, et al: “MOS Cascode-Mirror Biasing Circuit Operating at Any Current Level With Minimal Output Saturation Voltage,” Electronics Letters, Apr. 27, 1995, vol. 31, No. 9 (pp. 690-691). |
Lee, Hyein, et al: “Analysis of the Effect of AC Noise on DC Bias of VGA for UHF RFID Using Chip-Package Co-Modeling and Simulation,” 2007 9th Electronics Packaging Technology Conference, IEEE 2007 (pp. 591-594). |
Number | Date | Country | |
---|---|---|---|
20150333713 A1 | Nov 2015 | US |