Claims
- 1. A control interface unit for simultaneously controlling at least two logical units, comprising:
a control field evaluation unit for evaluating a control field transmitted in a frame, dependent on a decoding value, and for producing a control value; an address field conversion unit for converting a transmitted address field dependent on said produced control value; and a data field selection unit for selecting a data field from a multiplicity of transmitted data fields dependent on said produced control value.
- 2. The control interface unit according to claim 1, wherein said address field conversion unit comprises a masking unit and a logic unit for converting said transmitted address field into a relevant address.
- 3. The control interface unit according to claim 1, wherein said address field conversion unit converts a transmitted address field if said transmitted control field indicates a multiple command and said decoding value indicates a predetermined hierarchical level, and otherwise forwards said transmitted address field in transparent fashion as a relevant address.
- 4. The control interface unit according to claim 1, wherein said control field evaluation unit evaluates said transmitted control field if said decoding value indicates a predetermined hierarchical level.
- 5. The control interface unit according to claim 1, wherein said frame represents an HDLC frame format.
- 6. The control interface unit according to claim 1, wherein said transmitted control field comprises one bit and is arranged in an address region of an HDLC frame format.
- 7. The control interface unit according to claim 1, wherein said decoding value is derived from a mode pin of one of said logical units and has an information content of one bit.
- 8. The control interface unit according to claim 1, wherein said logical units represent time/space coupling units in a coupling network of a telecommunication switching installation.
- 9. A method for simultaneously controlling at least two logical units, comprising the steps of:
evaluating a control field transmitted in a frame, if a decoding value so indicates, for the production of a control value; converting an address field transmitted in said frame, if said control value so indicates; and selecting a data field from a multiplicity of data fields transmitted in said frame, depending on said control value.
- 10. The method according to claim 9, wherein said step of converting an address field comprises gating said transmitted address field with a mask.
- 11. The method according to claim 9, wherein said step of converting an address field comprises:
converting said transmitted address field only if said transmitted control value indicates a multiple command and said decoding value indicates a predetermined hierarchical level; and forwarding said transmitted address field otherwise.
- 12. The method according to claim 9, wherein said step of evaluating a control field takes place only if said decoding value indicates a predetermined hierarchical level.
- 13. The method according to one of claims claim 9, wherein said control field, said address field, and said multiplicity of data fields are transmitted according to an HDLC transmission protocol.
- 14. The method according to one of claims claim 9, wherein said transmitted control field has an information content of one bit and is arranged in an address region of an HDLC frame format.
- 15. The method according to one of claim 9, further comprising the step of deriving said decoding value from a mode pin of one of said logical units, said decoding value having an information content of one bit.
Priority Claims (1)
Number |
Date |
Country |
Kind |
19961130.0 |
Dec 1999 |
DE |
|
Parent Case Info
[0001] Under the provisions of 37 CFR §1.41 (c), I am filing the attached application with 15 Claims, 03 sheets of informal drawings, un-executed Declaration, and filing fee on behalf of KARSTEN LAUBNER and MARCEL-ABRAHAM TROOST request that the application be assigned a serial number and filing date, pursuant to the provisions of 37 CFR §1.53 (b) and §1.53 (d).