The present application relates to and claims the benefit of European Patent Application No. 09380143.9 filed Aug. 5, 2009.
The present invention relates to a control method for an induction apparatus, and more specifically to a method for detecting a vessel in an induction apparatus. The invention also relates to an induction apparatus adapted to carry out said method.
Induction apparatuses comprise at least one induction surface upon which a vessel may be disposed and heated, said apparatuses comprising at least one induction coil disposed beneath the induction surface in order to heat said vessel. To heat the vessel, the induction coil is supplied by an alternating current. A magnetic field is generated as a result and this causes the generation of eddy currents through the vessel disposed on the induction surface, said eddy currents causing said vessel to heat up.
There are various known alternatives for supplying the induction coil, the majority of which include a rectifier and a frequency converter for the rectified signal. The frequency converter generally comprises at least one switch, and in many cases a single switch is used, this being connected in series with a parallel resonant circuit formed by the induction coil and a capacitor.
The drawback with this alternative is that it may cause the system to overheat or become damaged due to the use of a vessel made of an unsuitable material such as aluminium, for example, a material which offers high inductance and low resistance. It is important, therefore, that the induction apparatus includes a method capable of detecting the presence or absence of said vessel, and/or the quality (resistivity) (or size) of said vessel, the purpose being not to supply said induction coil with power when no vessel is disposed on the induction surface for example, or to supply it with power that is insufficient for the size or resistivity of the vessel disposed on said surface.
European Patent Application published as EP1935214A2 discloses an induction apparatus that comprises a method for detecting a vessel. In this method the voltage in an intermediate node between the switch and the parallel resonant circuit formed by a capacitor and the induction coil is determined, and it is important to close the switch when the voltage in the intermediate node reaches a minimum point and for a time interval determined by the voltage in said minimum point. The closure of the switch generates oscillations in the voltage of the intermediate node, and the presence or absence of the vessel is determined in accordance with the number of oscillations detected.
A control method of the invention is used to detect a vessel disposed on an induction apparatus. Said apparatus comprises at least one induction coil, upon which a vessel may be disposed and heated, at least one capacitor connected in parallel with the induction coil, said induction coil and the capacitor forming a parallel resonant circuit, and at least one switch connected in series with the parallel resonant circuit, between said parallel resonant circuit and a reference voltage.
In a method of the invention, a digital test signal dependent on the voltage in an intermediate node disposed between the switch and the parallel resonant circuit is generated, the switch is closed during a predetermined closure time, said switch is opened at the end of said closure time, and, with the switch opened, the test signal is evaluated during a maximum predetermined waiting time in order to determine the presence or absence of a vessel on the induction coil. The test signal comprises a first digital logic level when the voltage in the intermediate node is greater than a predetermined reference value and a second digital logic level when said voltage is smaller than said reference value, and the presence of a vessel is determined if, during its evaluation, the test signal maintains its digital logic level.
As a result, when a digital test signal dependent on the voltage in an intermediate node disposed between the switch and the parallel resonant circuit is generated and when a vessel is detected by means of the evaluation of said test signal, it is sufficient to wait, at the most, a determined waiting time in order to carry out said detection, it being evaluated whether said test signal has changed its digital logic level or not, without strict limitations such as the moment of closure of the switch or the duration of said closure, which may be selected arbitrarily by the manufacturer.
These and other advantages and characteristics of the invention will be made evident in the light of the drawings and the detailed description thereof.
a shows the development of a test signal of a method of the invention, when there is no vessel disposed on the induction coil of the circuit of
b shows the development of a test signal of a method of the invention, when there is a vessel disposed on the induction coil of the circuit of
c shows the development of a test signal of a method of the invention, with the quality and/or size of a vessel disposed on the induction coil of the circuit of Figure being detected.
The control method of the invention is adapted to detect the presence of a vessel (not shown in the figures) in an induction apparatus (not shown in the figures), and as a result it detects whether a vessel has been disposed on an induction surface (not shown in the figures) of said apparatus. With reference to
In a first moment, when the induction circuit 100 is supplied with an alternating voltage UN, the switch S1 is preferably open. The method of the invention also involves the generation of a digital test signal SC dependent on a voltage VN1 present in an intermediate node N1 disposed between the switch S1 and the parallel resonant circuit LC. The test signal SC comprises a first digital logic level 1N when the tension VN1 in the intermediate node N1 is greater than a predetermined reference value Vref, and a second digital logic level 2N when said voltage VN1 is smaller than said reference value Vref, as shown in
a shows an example of the voltage VN1 in the intermediate node N1, with no vessel disposed on the induction surface. During the closure time Ton, the voltage VN1 in the intermediate node N1 is substantially equal to zero as the switch S1 connects said intermediate node N1 to the reference voltage GND. When the closure time Ton ends, the switch S1 is opened and the voltage VN1 shows a sinusoidal behaviour. Due to said behaviour the value of the voltage VN1 falls after reaching a maximum point, which in the event of the absence of a vessel can fall to approximately zero volts (the value then increases again, being stabilized in a specific offset value Vo greater than the reference value Vref. When the voltage N1 rises above the reference value Vref, the test signal SC comprises the first digital logic level 1N, and in the event that no vessel is disposed on the induction surface, when the voltage VN1 reaches the reference value Vref the test signal SC moves to the second digital logic level 2N, changing its digital logic level.
b shows the voltage VN1 in the intermediate node N1, with a vessel disposed on the induction surface. During the closure time Ton, the voltage VN1 is substantially equal to zero as the switch S1 connects the intermediate node N1 to the reference voltage GND. When the closure time Ton ends, the switch S1 is opened and the voltage VN1 shows a sinusoidal behaviour, with the result that its value falls after reaching a maximum point. When a vessel is disposed on the induction surface, due to the fact that the vessel modifies the impedance of the induction coil L1, the voltage VN1 being stabilised directly at the offset value Vo, with a certain oscillation dependent on the closure time Ton and the resistance of the vessel. The manufacturer pre-selects the predetermined reference value Vref in order to bring about the change in the digital logic level of the test signal SC that is smaller than the offset value Vo, with the result that when a vessel is disposed on the induction surface, the voltage VN1 does not fall to the reference value Vref, remaining instead at a greater value (offset value Vo), and the test signal SC maintains its digital logic level. The test signal SC comprises the first digital logic level 1N when the voltage VN1 rises above the reference value Vref. When said voltage VN1 decreases again, said voltage VN1 does not fall below the reference value Vref and the test signal SC continues to maintain its first digital logic level 1N, it being possible to determine the presence of a vessel when the digital logic level of the test signal SC remains constant.
If the level of the test signal SC does not change, the presence of a vessel is determined but its size and/or quality cannot be determined. A control method is also adapted to determine said size and/or quality. When said presence is detected, the voltage VN1 remains stable at the offset value Vo but comprises a plurality of oscillations, as shown in
When the switch S1 is closed the voltage VN1 is zero volts, with the result that when said switch S1 is opened again said voltage VN1 comprises during several seconds a voltage value lower than the reference value Vref which is associated to the change in the digital logic level of the test signal SC, and the test signal SC comprises the second digital logic level 2N. According to the method of the invention, the test signal SC is evaluated once said voltage VN1 has exceeded said reference value Vref and comprises the first digital logic level 1N. Once the test signal SC comprises said first digital logic level 1N, the presence or not of a vessel is determined at the end of a waiting time Te, it being evaluated during said waiting time Te if the digital logic level of the test signal SC has changed or not. The presence or absence of a vessel may be determined at the end of the waiting time Te, although preferably the presence of a vessel is determined at the end of said waiting time Te and the absence of a vessel at the same time as the digital logic level of the test signal SC changes, without waiting for the waiting time Te to end. The only condition applying to the duration of the waiting time Te is that it must be greater than a minimum time Tmin required by the voltage VN1 to reach the reference value Vref in the event that there is no vessel, shown in
The induction apparatus of the invention comprises control means 1 adapted to cause the opening and closure of the switch S1 when required. In addition, the test signal SC preferably communicates with said control means 1, said control means 1 being the means that determine whether the digital logic level of said test signal SC changes during the waiting time Te or not, and the means that determine whether a vessel is disposed on the induction surface of the apparatus or not. It is clear that the apparatus 100 may comprise additional control means (not shown in the figures) which receives the test signal SC, which are adapted to be the means that determine the presence or not of a vessel on the induction surface instead of the control means 1 that are adapted to cause the opening and closure of the switch S1.
The control means 1 comprise a control device such as a micro-processor, a micro-controller or equivalent device, and the times Ton and Te are preferably generated by means of timers pre-programmed by the manufacturer in said control means 1. When the control means 1 are adapted to determine that there is no vessel disposed on the induction surface of the apparatus at the same time as the test signal SC changes its digital logic level, without waiting for the waiting time Te to end, the control means 1 used comprise at least one interruption pin, the test signal SC being connected to said interruption pin. Said interruption pin is associated to the timer of the waiting time Te, and if there is no vessel, when the test signal SC changes level, as said test signal SC is connected to a interruption pin, the edge F produced by said change causes the timer to stop counting, said control means 1 determining the absence of the vessel at that instant.
The induction apparatus of the invention also comprises a generator 3 for generating the test signal SC. Said generator 3 comprises a second switch S2 that is opened when the voltage VN1 in the intermediate node N1 is greater than the reference value Vref, the test signal SC being associated to the first digital logic level 1N with the second switch S2 in this open position, and which is closed when said voltage VN1 is smaller than said reference value Vref, the test signal SC being associated to the second digital logic level 2N with the second switch S2 in this closed position.
Number | Date | Country | Kind |
---|---|---|---|
09380143 | Aug 2009 | EP | regional |
Number | Name | Date | Kind |
---|---|---|---|
20100006563 | Schilling et al. | Jan 2010 | A1 |
Number | Date | Country |
---|---|---|
1935214 | Jun 2008 | EP |
Entry |
---|
Extended European Search Report; 09380143; May 26, 2010. |
Number | Date | Country | |
---|---|---|---|
20110031989 A1 | Feb 2011 | US |