Claims
- 1. A silicon-on-insulator (SOI) material comprising a buried oxide (BOX) region that electrically isolates a superficial Si-containing layer from a bottom Si-containing layer, wherein said BOX region has a fixed charge, a controllable thickness and little or no Si precipitates.
- 2. The SOI material of claim 1 wherein said BOX region is a continuous BOX region.
- 3. The SOI material of claim 1 wherein said BOX region is a discrete and isolated region.
- 4. The SOI material of claim 1, wherein said BOX region has a breakdown voltage of greater than about 5 megavolts per cm.
- 5. The SOI material of claim 1 wherein said BOX region has a minibreakdown voltage of greater than about 30 volts.
- 6. The SOI material of claim 1 wherein said BOX region has a leakage at a given voltage of less than about 1 nanoAmps.
- 7. The SOI material of claim 1 wherein the BOX region has a defect density of less than about 2 cm2.
- 8. The SOI material of claim 1 wherein the controllable thickness range is from about 500 to about 2000 Å.
- 9. The SOI material of claim 1 wherein said precipitates have a density of less than about 1×105 cm2.
- 10. The SOI material of claim 1 wherein said precipitates have a size of less than about 500 Å.
- 11. The SOI material of claim 1 wherein said material has an etch pit density of less than about 1×105 cm2.
- 12. The SOI material of claim 1 wherein said superfacial Si-containing layer and said BOX region have an interface which has an observable oxide roughness of less than about 200 Å.
- 13. The SOI material of claim 1 wherein said material has a HF-defect density of less than 5 cm2.
CROSS RELATED APPLICATIONS
RELATED APPLICATIONS
This application is a divisional application of U.S. application Ser. No. 09/861,593, filed May 21, 2001, now U.S. Pat. No. 6,486,037, issued Nov. 26, 2002, which application is a continuation in part application of U.S. application Ser. No. 09/264,973, filed Mar. 9, 1999, now U.S. Pat. No. 6,259,137, issued Jul. 10, 2001, which is a divisional application of U.S. application Ser. No. 08/995,585, filed Dec. 22, 1997, now U.S. Pat. No. 5,930,643, issued Jul. 27, 1999.
This application is related to co-assigned U.S. application Ser. No. 09/861,596, filed May 21, 2001, now U.S. Pat. No. 6,541,356, issued Apr. 1, 2003; co-assigned U.S. application Ser. No. 09/861,594, filed May 21, 2001, now U.S. Pat. No. 6,602,757, issued Aug. 5, 2003; and co-assigned U.S. application Ser. No. 09/861,590, filed May 21, 2001, the entire content of each are incorporated herein by reference.
US Referenced Citations (10)
Foreign Referenced Citations (1)
Number |
Date |
Country |
63 217657 |
Sep 1988 |
JP |
Non-Patent Literature Citations (2)
Entry |
Wolf, S.,“Silicon Processing for the VLSI Era”, vol. 2: Process Integration, 1990, pp. 72-73. |
White, A.E., et al.,“The role of implant temperature in the formation of thin buried oxide layers”, Beam-Solid Interactions and Transient Processes Symposium, Boston, MA, USA, Dec. 1-4, 1986, pp. 585-590, XP000922701. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09/264973 |
Mar 1999 |
US |
Child |
09/861593 |
|
US |