Claims
- 1. A device for receiving and transferring a plurality of parallel signals, comprising:
- a plurality of sets of input means for receiving the plurality of parallel signals, each of the parallel signals containing plural pieces of data;
- a first set of register means coupled to the plurality of sets of input means for receiving the plurality of parallel signals from the input means, and each register means in the first set of register means for outputting a first serial output signal to thereby provide a plurality of first serial output signals from the first set of register means, each of the first serial output signals containing data from the plurality of parallel signals in a shuffled form;
- transfer means for transferring said plurality of serial output signals from the first set of register means;
- a second register means for receiving the first plurality of serial output signals from the transfer means and for outputting a second serial output signal, the data from the plurality of parallel signals being further interleaved in the second serial output signal;
- at least one memory means for receiving the second serial output signal and therefore the interleaved data from the plurality of parallel input signals contained in the second serial output signal; and
- address means for addressing said at least one memory means for causing said at least one memory means to reconstruct said plurality of parallel input signals so that the data stored in said at least one memory means is reconstructed back into the form in which the data is received in the plurality of parallel signals received by the input means.
- 2. The device of claim 1 wherein said input means are converters or digital signal input circuits.
- 3. The device of claim 1 or 2 wherein the memory means comprises two memories, the data from said second register means being loaded into each of said memories,
- first switch means for switching between said memories so that one memory receives data from said second register means while the other memory outputs data,
- second switch means connected to the two memories for switching between said two memories so that data outputted from said memories is selectively applied to a third register means.
Priority Claims (1)
Number |
Date |
Country |
Kind |
PJ1810 |
Dec 1988 |
AUX |
|
Parent Case Info
This application is a divisional of application Ser. No. 07/700,137, filed on May 24, 1991, now U.S. Pat. No. 5,225,754, issued Jul. 6, 1993, the entire contents of which are hereby incorporated by reference.
US Referenced Citations (20)
Divisions (1)
|
Number |
Date |
Country |
Parent |
700137 |
May 1991 |
|