Claims
- 1. An improved input filter circuit for an operational amplifier configured as an integrator for integrating a first and a second voltage, said operational amplifier having an inverting input, a non-inverting input, and an output, the improved filter circuit comprising:
first and second resistors connected in series between a source of said first voltage and said inverting input of said operational amplifier; and a capacitor connected between said output of said operational amplifier and a mid-point between said first and second resistors in series.
- 2. An improved input filter circuit for an operational amplifier configured as an integrator for integrating a first and a second voltage, said operational amplifier having an inverting input, a non-inverting input, and an output, the improved filter circuit comprising:
first and second resistors connected in series between a source of said first voltage and said inverting input of said operational amplifier; and a capacitor connected between ground and a mid-point between said first and second resistors in series.
- 3. A pulse width controller circuit for generating a periodic digital output signal, the controller circuit comprising:
a voltage controlled current source, said voltage controlled current source further comprising a PMOSFET connected to shut off said current source; a timing capacitor connected to said current source; a reset switch circuit, said switch circuit connected in parallel with said timing capacitor and driven by an input clock signal; an invert gate serving as a detector, the input of said invert gate connected to said current source and said timing capacitor; a low pass filter circuit connected to the output of said invert gate; and an integrator circuit having an inverting input connected to said low pass filter, a non-inverting input connected to an external ratio control voltage source, and an output connected to and providing the control voltage for said voltage controlled current source, wherein said integrator circuit operates as a servo control amplifier such that its output will adjust the duty cycle of the waveform appearing at the output of said invert gate so that its average value is substantially equal to said external ratio control voltage.
- 4. A pulse width controller circuit for generating a periodic digital output signal, the controller circuit comprising:
a voltage controlled current source, said voltage controlled current source further comprising an operational amplifier connected to shut off said current source; a timing capacitor connected to said current source; a reset switch circuit, said switch circuit connected in parallel with said timing capacitor and driven by an input clock signal; an invert gate serving as a detector, the input of said invert gate connected to said current source and said timing capacitor; a low pass filter circuit connected to the output of said invert gate; and an integrator circuit having an inverting input connected to said low pass filter, a non-inverting input connected to an external ratio control voltage source, and an output connected to and providing the control voltage for said voltage controlled current source, wherein said integrator circuit operates as a servo control amplifier such that its output will adjust the duty cycle of the waveform appearing at the output of said invert gate so that its average value is substantially equal to said external ratio control voltage.
RELATED APPLICATIONS
[0001] The present application is a continuation-in-part of co-pending U.S. patent application Ser. No. 09/836,028, filed Apr. 17, 2001.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09836028 |
Apr 2001 |
US |
Child |
10321794 |
Dec 2002 |
US |