This Application is the National Stage filing under 35 U.S.C. §371 of PCT Application No. PCT/IB2011/050542 filed on Feb. 9, 2011, which claims priority under PCT Article 8 of India Application No. 3119/DEL/2010 filed on Dec. 28, 2010. The disclosures of the PCT Application and the India Application are herein incorporated by reference in their entireties.
Unless otherwise indicated herein, the materials described in this section are not prior art to the claims in this application and are not admitted to be prior art by inclusion in this section.
Organic light-emitting diode (OLED) devices, also referred to as organic electroluminescent (EL) devices, may provide a number of advantages over other flat-panel display devices of earlier technology types. High brightness of light emission, relatively wide viewing angle, reduced device thickness, and reduced electrical power consumption are example characteristics that may be considered among the potential advantages of the OLED devices compared to, for example, liquid crystal displays (LCDs) using backlighting.
Applications of the OLED devices may include active-matrix image displays, passive-matrix image displays, and area-lighting devices such as, for example, selective desktop lighting. A common constraint in the field of display technology is the limitation imposed upon the amount of permissible instantaneous excitation that may be safely applied to individual devices in the array without causing long term harm to the picture element. OLEDs are organic light emitting diodes, and produce light when an electric current is driven through them. As current passes through the emissive materials of an OLED display, the life of the devices starts getting reduced. Specifically, the emissive materials may age proportionally to the current density passing through the materials.
The present disclosure appreciates that the technology for the production of displays by adapting LED devices is further impaired due to relatively shorter lifetimes of the light emitting devices. In comparison to conventional technologies such as LCD and Cathode Ray Tube (CRT), the OLEDs have yet to achieve a mean lifetime of 40,000 hours or more. Commercial viability of a product depends, among other things, on increased production volumes and mean lifetime.
The present disclosure generally describes techniques for processing source image data with a non-negative matrix factorization (NNMF) process to generate sub-frames with partial sum image data and residue image data. The sub-frame data can be utilized to activate multiple rows and columns of the display during a single sub-frame image interval, so that a complete image may be visually integrated and perceived over successive sub-frame images.
In some examples, methods are described for generating drive signals for a display device to display a source image responsive to source image data. Example methods may include applying a non-negative matrix factorization (NNMF) process to the source image data to generate approximation image data, partial sum image data and residue image data. Some methods may also include iteratively applying the NNMF process to residue image data to generate subsequent approximation image data, partial sum image data and residue image data, where each approximation image data is associated with a corresponding sub-frame image. According to some methods, for each application of the NNMF process: the approximation image data may be sent (e.g., electrically coupled, or transmitted) to a display buffer, a determination may be made if a predetermined criterion is satisfied, and the iterations may continue until the predetermined criterion is satisfied. A total frame time may be partitioned into sub-frame times based on respective computed sub-frame image energies. The computed sub-frame images may be sent to the display device to selectively activate multiple row drivers and multiple column drivers for the display device for a duration based on corresponding sub-frame times associated with each sub-frame image.
The present disclosure further generally describes apparatuses for generating drive signals for a display device to display a source image responsive to source image data. An example apparatus may include a memory configured to store instructions source image data and a processor coupled to the memory, where the processor can be adapted to execute the instructions. When the instructions are executed the processor may apply a non-negative matrix factorization (NNMF) process to the source image data to generate approximation image data, partial sum image data and residue image data, and iteratively apply the NNMF process to residue image data to generate subsequent approximation image data, partial sum image data and residue image data, where each approximation image data is associated with a corresponding sub-frame image. For each application of the NNMF process: the approximation image data may be sent (e.g., electrically coupled, or transmitted) to a display buffer, a determination may be made if a predetermined criterion is satisfied, and the iterations may continue until the predetermined criterion is satisfied. A total frame time partitioned into respective sub-frame times based on respective computed sub-frame image energies. The apparatus may also include a display buffer, which may be configured to send the stored sub-frame images to the display device such that multiple row drivers and multiple column drivers for the display device are selectively activated for a duration based on corresponding sub-frame times associated with each sub-frame image.
The present disclosure also generally describes computer-readable storage medium having instructions stored thereon for generating drive signals for a display device to display a source image responsive to source image data. Example instructions may include generating a Separable Non-negative Matrix Series Representation (SNMSR) of the source image data, applying a non-negative matrix factorization (NNMF) process to the source image data to generate approximation image data, partial sum image data and residue image data, and iteratively applying the NNMF process to residue image data to generate subsequent approximation image data, partial sum image data and residue image data, where each approximation image data is associated with a corresponding sub-frame image. For each application of the NNMF process: the approximation image data may be sent (e.g., electrically coupled, or transmitted) to a display buffer, a determination may be made if a predetermined criterion is satisfied, and the iterations continued until the predetermined criterion is satisfied. The series may be truncated when the predetermined criterion is satisfied, where an integration of the sub-frame images displayed over a complete frame interval effectively corresponds to the source image.
The foregoing summary is illustrative only and is not intended to be in any way limiting. In addition to the illustrative aspects, embodiments, and features described above, further aspects, embodiments, and features will become apparent by reference to the drawings and the following detailed description.
The below described and other features of this disclosure will become more fully apparent from the following description and appended claims, taken in conjunction with the accompanying drawings. Understanding that these drawings depict only several embodiments in accordance with the disclosure and are, therefore, not to be considered limiting of its scope, the disclosure will be described with additional specificity and detail through use of the accompanying drawings, in which:
In the following detailed description, reference is made to the accompanying drawings, which form a part hereof. In the drawings, similar symbols typically identify similar components, unless context dictates otherwise. The illustrative embodiments described in the detailed description, drawings, and claims are not meant to be limiting. Other embodiments may be utilized, and other changes may be made, without departing from the spirit or scope of the subject matter presented herein. It will be readily understood that the aspects of the present disclosure, as generally described herein, and illustrated in the Figures, can be arranged, substituted, combined, separated, and designed in a wide variety of different configurations, all of which are explicitly contemplated herein.
This disclosure is generally drawn, inter alia, to methods, apparatus, systems, devices, and/or computer program products related to display of images employing convergent matrix factorization and sub-frame approximation image integration.
Briefly stated, drive signals for a display device may be generated using Separable Non-negative Matrix Series Representation (SNMSR) of source image data and applying a non-negative matrix factorization (NNMF) process to the source image data to generate approximation image data (Ii), partial sum image data (Pi) and residue image data (Ji). Iteratively, NNMF may be applied to Ji such that subsequent Ii and Ji may be generated, where each Ii can be associated with a corresponding sub-frame image. At each iteration, the Ii may be sent (e.g., electrically coupled, or transmitted) to the display buffer for selective activation of multiple row and column drivers during a single sub-frame interval. At each iteration, a determination may be made if a predetermined criterion is satisfied. The iterations may be terminated and the series truncated when the predetermined criterion is satisfied. Integration of the sub-frame images displayed over a complete frame interval by human eye effectively corresponds to the source image.
In an example system shown in diagram 100, image processor 104 may be adapted to generate drive signals for display device 110 to display source image 102 using SNMSR of the source image data and applying an NNMF process to the source image data to generate approximation image data, partial sum image, data and residue image data. Image processor 104 may be configured to apply the NNMF process in an iterative manner to the residue image data such that subsequent approximation image data, partial sum image, data and residue image data are generated. At each iterative step, image processor 104 may be effective to send the approximation image data to display buffer 114, which may subsequently send the stored image data to controller 108. Controller 108 may selectively activate multiple row drivers 112 and multiple column drivers 106 for the display device 110 during a single sub-frame interval associated with one set of approximation image data. Controller 108 may be adapted to utilize display memory 111 to temporarily store some or all of the image data.
According to some embodiments, image processor 104 may be configured to evaluate the residue image data at each iterative step to determine if a predetermined threshold is reached, and continue the iterations if a predetermined criterion is not satisfied. Image processor 104 may be configured to terminate the iterations and truncate the series when the predetermined criterion is satisfied. The sub-frame images displayed over a complete frame interval may be effectively integrated by the human eye and such that the integrated image corresponds to the source image.
In diagram 200, I, J, and P are input signals or variables that represent the source image data, residue image data, and partial sum image data, respectively. Source image data I may be received as data that is represented as a matrix. NNMF can be applied to source image data I at block 222, which may be effective to generate first approximation image data, I1. For symmetry purposes, adder 224 is shown on the first path of the iterative process, but first approximation image data I1 may be considered as equivalent to the first partial sum image data P1 according to some embodiments. First approximation image data I1 may be sent (e.g., electrically coupled, or transmitted) to display buffer 214. During the first iteration, first partial sum image data P1 may also be subtracted from source image data I by adder 226, resulting in first residue image data J1. At block 228, negative values of first residue image data J1 may be truncated, resulting in truncated residue image data J′1.
At the second iterative step, NNMF may be applied at block 232 to truncated residue image data, J′1, resulting in second approximation image data, I2. Data I2 may be combined with data I1 at adder 234, resulting in second partial sum image data P2. Second approximation image data I2 may be sent (e.g., electrically coupled, or transmitted) to the display buffer 214 as well. Second partial sum image data P2 may also be subtracted from data I at adder 236 resulting in second residue image data J2. At block 238, negative values of data J2 may be truncated resulting in truncated residue image data J′2.
At the third iterative step, the operations of the second iterative step may be repeated using NNMF block 242, adders 244 and 246, and truncation block 248, obtaining third approximation image data I3, third partial sum image data P3, and third residue image data J3, where third approximation image data I3 is sent (e.g. electrically coupled or transmitted) to the display buffer 214. At each iterative step, the residue image data Jk may be evaluated against a predetermined criterion and the iterations may be terminated if the criterion is satisfied (e.g., a fidelity threshold value is exceeded).
After the series has been truncated by a processor performing the iterative image processing, to, for example, K terms, the respective energies, Ek (k=1, 2, . . . , K), for each sub-frame approximation image data, Ik (k=1, 2, . . . , K) may be evaluated by the same processor (e.g., compared against a threshold as discussed above). Total available frame interval time, T, may be partitioned into non-overlapping sub-frame display times, Tk (k=1, 2, . . . , K), according to the principle that E1/T1=E2/T2= . . . =EK/TK at sub-frame interval computation block 212. Next, all sub-frame approximation image data, Ik (k=1, 2, . . . , K), stored in the display buffer 214 may be sent (e.g. electrically coupled or transmitted) to display device 110 along with the sub-frame display times, Tk (k=1, 2, . . . , K) obtained from the sub-frame interval computation block 212. On the display device 110, the individual approximation images may be displayed through selective activation of multiple row drivers and multiple column drivers of the display device for corresponding sub-frame display times (e.g., I1 for period T1, I2 for period T2, . . . , IK for period TK.
According to the conventional approaches, each pixel device may have two connections, for example, a current input lead and a ground lead. At the current input lead, the current being fed to the pixel device may be controllable over a range of 0 units to L units. At the same time, for the diode to emit light, the output ground lead may need to be coupled to a circuit ground (e.g., for single-supply systems) for the current to flow through the device. In a dual supply system, the ground may be a mid-supply, while the circuit could be between a positive supply and a negative supply. Moreover, embodiments may also be implemented in a fully differential signal drive (not ground, but difference driven) circuit as opposed to a single-ended signal drive (ground referenced) circuit. During a given frame interval time of T milliseconds, the average intensity achieved by the device may be expressed as a product of the average drive current (ID) and the time (tD) for which the output lead is grounded, divided by the total frame interval, (ID*tD)/T. Therefore, 0<tD<T and 0<ID<L are the limits that determine a range of possible average intensity of a single device.
In a display array, active rows may be driven during a frame interval while inactive rows are not driven during the same frame interval. For example, in a single-supply system, the ground leads of a given row of pixels may be shorted together, to constitute a single row ground line (i.e., output line). Similarly, the input current leads of the pixels in a column may be shorted together to constitute a single column current line (i.e., input line) in a single-supply system. Comparable arrangements may be made in a differential system. The driving of the active rows, respectively, minimizes the total number of lines emanating from an MN sized array reducing the array from 2MN to M+N. The device array may be controlled by M output lines and N input lines. To exclusively activate the (m, n)th pixel to an average intensity of (ID*tD)/T, input current ID is needed on input line n while simultaneously grounding the output line m for tD milliseconds, and keeping all other output lines open and all other input lines at 0. The other pixels in row ‘m’ remain dark because their input lines (input lines other than n) are being kept at 0 and all the other pixels in the column ‘n’ are dark only because their output lines (output lines other than m) are being kept open.
If two pixels (m, n), (m′, n) in the same column are needed to be excited to two different intensities b and b′, t, t′ may be found that allow one to express b=(ID/*tD)/T and b′=(ID*ID′)/T. Then, current ID may be applied to input line n, while inactivating output lines m, m′ for periods tD, tD′ respectively. As before, output lines other than m, m′ are open and input lines other than n are at 0. Similarly, if two pixels (m, n) (m, n′) in the same row are to be excited to two different intensities b and b′, ID and ID′ may be found that allow one to express b=(ID*tD)/T and b′=(ID′*tD)/T. Currents ID and ID′ may be applied to columns n, n′ while inactivating output line m for time tD.
The above described approach may be extended to handle any number of pixels confined to a common row or to a common column. However, when the pixels to be simultaneously excited are spread over both multiple rows as well as multiple columns, it can be shown that the intensity values in the different rows should be linearly dependent for a solution to exist. Also, simultaneously, the intensity values in different columns should be linearly dependent for a solution to exist. In general, a solution exists when the rank of the matrix of ID*tD entries of the array is unity.
If an arbitrary source image data I is to be displayed on the array of pixels on a display, it cannot be generally assumed that the image matrix is of rank unity. Accordingly, if the image matrix of unit rank is to be displayed, then there may be no need for decomposition of the image into multiple sub-frames, as is needed for a general image. Therefore, the process of matrix factorization may be completed in one sub-frame and the entire frame time interval may become available for displaying the image provided in one sub-frame, resulting in the image having M times greater average intensity.
Displaying unit rank image matrices according to the present disclosure may be further extended with respect to arbitrary images of possibly full rank. The possibility of encountering only unit rank images being remote, the algorithm may be implemented further for an arbitrary image by representing the image as the limit of a series of unit rank images. When considered in terms of a matrix, an image needs to have a rank of unity to permit the existence of a solution. Also, an M×N sized source image matrix, IM, of rank unity may be expressed as the outer product of two matrices: IM=W×H, where W has dimension M×1 and H has dimension 1×N.
Each unit rank member of the series represents an image that may be expressed as the outer product of a column with a row, but no partial sum of the members of the series may necessarily share this property of being unit rank. The gray scale images, as well as the individual channel components of a color image, may exhibit the property of being nonnegative. The components are constrained including the partial sums of the representation to possess the property of non-negativity.
Separable Non-negative Matrix Series Representation (SNMSR) yields a series representation of an arbitrary image in terms of separable images. Each member of the series may then be subjected to Non-negative Matrix Factorization (NNMF) to yield respective column and row factors.
It may be demonstrated that a substantially large portion of the energy in the series representation may be confined to the first few terms of the series. The energy as used herein refers to a sum of the square values of respective currents for each pixel element (ID) in displaying a source image I. For a practical implementation of the present system, an energy threshold may be selected with an acceptable approximation error (defined as a difference between an ideal image and an integrated image viewed by the user), and the series may be truncated at an appropriate point to yield a ‘finite’ series. More generally, a more appropriate fidelity measure than one defined exclusively in terms of error energy may be used to determine the truncation point of the series approximation. For example, there are many perceptual error measures that may be used to determine the number of initial terms in the series representation to be retained. Each term in the series is a unit rank (separable) image data that contributes, along with the others, to yield a close approximation of the overall non-separable image. In one frame interval time of T, each member of the truncated series may be displayed once, and each such matrix may be considered as a sub-frame representation of the source image I.
However, it is not necessary that all the sub-frames that make up a frame be allocated an equal share of the frame interval time T. For SNMSR, the source image matrix may be expressed as:
where Ik×Wk×Hk and Wk is M×1, Hk is 1×N for all k. k represents each sub-frame, for example, k=1 represents the first sub-frame, k=2 represents the second sub-frame, etc. Each Ik may be called a sub-frame and a partial approximation sequence Pk may be further defined based on Ik as:
If <Ik> is a converging series, <Pk> is a converging sequence. Nonnegative matrix factorization may be applied on Ik as Ik→W1×H1=I1=P1; I−P1→W2×H2=I2; P2=P1+I2; I−P2→W3×H3=I3; P3=P2+I3; and so on. I1 is equivalent to P1 which is first partial approximation, P2=I1+I2=P1+I2; P3=I1+I2+I3=P2+I3; and so on. The energy of kth sub-frame (Ik), Ek, may be expressed as:
where m and n are dimensions of the source image matrix IM whose individual elements, Ik, correspond to the respective currents, ID, for each pixel element. The individual elements, Ik are squared and summed to determine the total energy for displaying the image.
The energy function is one that may converge rapidly within a few iterations. An approximation error, ηk, may be defined as a difference between an ideal image and an integrated image viewed by the user. Mathematically, ηk may be expressed as a sum of squares of the difference between the source image matrix IM and the partial approximation matrix PM, where IM and PM comprise individual sub-frame elements Ik and Pk:
ηk=∥IM−PM∥2. [4]
The partial approximation error also may converge to a low value after a limited number of iterations resulting in the series of sub-frames converging to source image matrix IM. The sequence of partial sums also may converge in a similar manner. Alternatively, other error measures may be applied to decide acceptability of the convergence.
As discussed in more detail below, a large portion the percentage energy of the displayed image (e.g. 90%) is typically contained in the first couple of approximation images. Furthermore, energy based partial approximation error also converges relatively rapidly depending on image complexity, number of colors, etc. The example source image 352 is a relatively simple image with only black and white text. The approximation error for the simpler types of images may converge very rapidly. Indeed, as shown in the diagram, first approximation image 354 of the diagram 300A (after the first iteration) is quite legible, although the first approximation image 354 may have some image quality issues such as the horizontal and vertical shading stripes.
A difference between the partial sum images P5, P10, P15, and P20 (356 associated with a diagram 300B, 358 associated with the diagram 300B, 360 associated with a diagram 300C, and 362 associated with the diagram 300C) is almost imperceptible, however, indicating the partial approximation error reaches a sufficiently low level at 5th iteration and the iterative process may be terminated at that step. The early termination may reduce computational resource usage as well as increases display device mean lifetime by reducing number of activations of the row and column elements.
As diagram 400 illustrates, the normalized (or percentage) energy of the sub-frames converges rapidly during the first few iterations. Indeed, the first iteration may include approximately 90% of the total energy for the displayed image, as shown by the energy curve 476. Since the energy levels rapidly converge during the first few iterations and then assume a slowly decreasing pattern, the iterations may be terminated relatively early on, for example, at iteration 5 or 10. Another consideration in determining how many iterations to perform is the partial approximation error discussed below.
Diagram 500 includes two example curves. Error curve 586 represents a partial approximation error for a relatively complex image with many colors and variation of light and dark regions. While the error begins higher, the error converges relatively rapidly settling to a slow pattern around 10th iteration. Error curve 588 represents a partial approximation error for a relatively monochromatic image (i.e., shades of gray or few colors) and begins substantially lower compared to the error curve 586.
Approximation error curves 586 and 588 in
Depending on the desired configuration, processor 604 may be of any type including but not limited to a microprocessor (μP), a microcontroller (μC), a digital signal processor (DSP), or any combination thereof. Processor 604 may include one more levels of caching, such as a cache memory 612, a processor core 614, and registers 616. Example processor core 614 may include an arithmetic logic unit (ALU), a floating point unit (FPU), a digital signal processing core (DSP Core), or any combination thereof. An example memory controller 618 may also be used with processor 604, or in some implementations memory controller 618 may be an internal part of processor 604.
Depending on the desired configuration, system memory 606 may be of any type including but not limited to volatile memory (such as RAM), non-volatile memory (such as ROM, flash memory, etc.) or any combination thereof. System memory 606 may include an operating system 620, an image processing application 622, and program data 624. Image processing application 622 may include a matrix factorization module 626 that is arranged to apply NNMF process to the source image data to generate partial sum image data, approximation image data, and residue image data in an iterative manner until a predetermined criterion is satisfied, sending the approximation image data to a display device and activating multiple row drivers and multiple column drivers for the display device during each sub-frame interval and any other processes, methods and functions as discussed above. Program data 624 may include one or more of image data 628 and similar data as discussed above in conjunction with at least
Computing device 600 may have additional features or functionality, and additional interfaces to facilitate communications between basic configuration 602 and any required devices and interfaces. For example, a bus/interface controller 630 may be used to facilitate communications between basic configuration 602 and one or more data storage devices 632 via a storage interface bus 634. Data storage devices 632 may be removable storage devices 636, non-removable storage devices 638, or a combination thereof. Examples of removable storage and non-removable storage devices include magnetic disk devices such as flexible disk drives and hard-disk drives (HDD), optical disk drives such as compact disk (CD) drives or digital versatile disk (DVD) drives, solid state drives (SSD), and tape drives to name a few. Example computer storage media may include volatile and nonvolatile, removable and non-removable media implemented in any method or technology for storage of information, such as computer readable instructions, data structures, program modules, or other data.
System memory 606, removable storage devices 636 and non-removable storage devices 638 are examples of computer storage media. Computer storage media includes, but is not limited to, RAM, ROM, EEPROM, flash memory or other memory technology, CD-ROM, digital versatile disks (DVD) or other optical storage, magnetic cassettes, magnetic tape, magnetic disk storage or other magnetic storage devices, or any other medium which may be used to store the desired information and which may be accessed by computing device 600. Any such computer storage media may be part of computing device 600.
Computing device 600 may also include an interface bus 640 for facilitating communication from various interface devices (e.g., output devices 642, peripheral interfaces 644, and communication devices 666 to basic configuration 602 via bus/interface controller 630. Example output devices 642 include a graphics processing unit 648 and an audio processing unit 650, which may be configured to communicate to various external devices such as a display or speakers via one or more A/V ports 652. Example peripheral interfaces 644 include a serial interface controller 654 or a parallel interface controller 656, which may be configured to communicate with external devices such as input devices (e.g., keyboard, mouse, pen, voice input device, touch input device, etc.) or other peripheral devices (e.g., printer, scanner, etc.) via one or more I/O ports 658. An example communication device 666 includes a network controller 660, which may be arranged to facilitate communications with one or more other computing devices 662 over a network communication link via one or more communication ports 664.
The network communication link may be one example of a communication media. Communication media may typically be embodied by computer readable instructions, data structures, program modules, or other data in a modulated data signal, such as a carrier wave or other transport mechanism, and may include any information delivery media. A “modulated data signal” may be a signal that has one or more of its characteristics set or changed in such a manner as to encode information in the signal. By way of example, and not limitation, communication media may include wired media such as a wired network or direct-wired connection, and wireless media such as acoustic, radio frequency (RF), microwave, infrared (IR) and other wireless media. The term computer readable media as used herein may include both storage media and communication media.
Computing device 600 may be implemented as a portion of a physical server, virtual server, a computing cloud, or a hybrid device that include any of the above functions. Computing device 600 may also be implemented as a personal computer including both laptop computer and non-laptop computer configurations. Moreover computing device 600 may be implemented as a networked system or as part of a general purpose or specialized server.
Networks for a networked system including computing device 600 may comprise any topology of servers, clients, switches, routers, modems, Internet service providers, and any appropriate communication media (e.g., wired or wireless communications). A system according to embodiments may have a static or dynamic network topology. The networks may include a secure network such as an enterprise network (e.g., a LAN, WAN, or WLAN), an unsecure network such as a wireless open network (e.g., IEEE 802.11 wireless networks), or a world-wide network such (e.g., the Internet). The networks may also comprise a plurality of distinct networks that are adapted to operate together. Such networks are configured to provide communication between the nodes described herein. By way of example, and not limitation, these networks may include wireless media such as acoustic, RF, infrared and other wireless media. Furthermore, the networks may be portions of the same network or separate networks.
Processor 790 may include a number of processing modules such as matrix factorization module 788, sub-frame interval computation module 786, display buffer 784, and drive module 782. In some example embodiments, one or more of memory 791, display buffer 784, and/or drive module 782 may be external to the processor 790. Source image data 792 may be provided to processor 790 from image source 770 (e.g. a camera, another computing device, a scanner, and comparable devices) directly or through network(s) 710-1. Matrix factorization module 788 may apply NNMF to the source image data 792 generating first approximation image data, and then iteratively to the residue image data to generate successive approximation image data 796 and residue image data 794. At each iterative step, the residue image data 794 may be compared to a predetermined threshold and the iterations terminated when the threshold is reached. At each iteration, respective approximation image data, Ik, may be stored in display buffer 784.
Upon completion of the iterations, non-overlapping sub-frame interval timing data 798 may be computed at sub-frame interval computation module 786. Approximation image data 796 and sub-frame interval timing data 798 may be sent (e.g., electrically coupled, or transmitted) from display buffer 784 to a controller of the display device 780 by drive module 782. Source image data 792, residue image data 794, approximation image data 796, and sub-frame interval timing data 798 may be stored during processing in memory 791, which may be a cache memory of the processor 790 or in an external memory (e.g., memory external to processor 790). Processor 790 may also be communicatively coupled to data stores 760, where at least some of the data may be stored during or following the processing of the source image.
Example embodiments may also include methods. These methods can be implemented in any number of ways, including the structures described herein. One such way of implementing a method is by machine operations, of devices of the type described in the present disclosure. Another optional way of implementing a method is for one or more of the individual operations of the methods to be performed in conjunction with one or more human operators performing some of the operations while other operations are performed by machines. These human operators need not be collocated with each other, but each can be only with a machine that performs a portion of the program. In other examples, the human interaction can be automated such as by pre-selected criteria that are machine automated.
A process of matrix factorization based image processing using partial sum images may begin with operation 822, “APPLY NON-NEGATIVE MATRIX FACTORIZATION (NNMF) TO SOURCE IMAGE I.” At operation 822, source image data, which may be represented as a separable non-negative matrix series, may be subjected to NNMF such that a partial sum image data, P1, is obtained. Operation 822 may be followed by operation 824. At operation 824, “OBTAIN FIRST APPROXIMATION IMAGE I1”, a first approximation image, I1, may be obtained. The series representation and the application of the NNMF may be performed by a processor such as the image processor 104 of
Operation 824 may be followed by operation 826. At operation 826, “SEND I1 TO DISPLAY BUFFER,” I1 may be sent (e.g., electrically coupled, or transmitted) from image processor 104 to display buffer 214 such that I1 is displayed selectively activating multiple row drivers and multiple column drivers for the display device during the sub-frame interval associated with I1 upon completion of the iterations. Operation 826 may be followed by operation 828. At operation 828, “OBTAIN J1 BY SUBTRACTING P1 FROM I,” first residue image data J1 may be obtained by subtracting P1 from I. Operation 828 may be followed by operation 830. At operation 830, “OBTAIN J′1 BY TRUNCATING (−) VALUES OF J1”, J′i may be obtained by truncating negative values of J1.
Operation 830 may be followed by operation 832. At operation 832, “APPLY NNMF TO J′1 TO OBTAIN I2”, the image processor 104 may apply the NNMF process again to J′1 to obtain second approximation image data I2 at the beginning of the second iteration. Operation 832 may be followed by operation 834. At operation 834, “OBTAIN P2 BY ADDING I2 TO P1,” the second partial sum image data P2 may be obtained by adding the second approximation image data I2 to the first partial sum image data P1. The addition and subtraction operations may be performed using adders (e.g. 224, 226) as shown in diagram 200 of
Operation 834 may be followed by operation 836. At operation 836, “SEND I2 TO DISPLAY BUFFER,” I2 may be sent (e.g., electrically coupled, or transmitted) from image processor 104 to display buffer 214 such that I2 is displayed selectively activating multiple row drivers and multiple column drivers for the display device during the sub-frame interval associated with I2 upon completion of the iterations.
Operation 836 may be followed by operation 838. At operation 838, “OBTAIN J2 BY SUBTRACTING P2 FROM I,” second residue image data J2 may be obtained by subtracting P2 from the original source image data I. Operation 838 may be followed by operation 840. At operation 840, “OBTAIN J′2 BY TRUNCATING (−) VALUES OF J2”, J′2 may be obtained by truncating negative values of J2.
Operation 840 may be followed by operation 842. As shown in operation 842, “REPEAT OPERATIONS 824-840 UNTIL JK<THRESHOLD,” the operations 824 through 840 may be repeated iteratively until a predetermined threshold is reached. The predetermined threshold may be an energy threshold representing a percentage error in the displayed source image. The iterations may be terminated and the series truncated when the predetermined threshold is reached. An integration of the sub-frame images displayed over a complete frame interval by the human eye effectively corresponds to the source image.
The process
Operation 924 may be followed by operation 926, “SUBMIT SUB-FRAME APPROXIMATION IMAGES, Ik, AND SUB-FRAME DISPLAY TIMES, Tk, TO DISPLAY CONTROLLER.” At operation 926, all sub-frame approximation image data, Ik (k=1, 2, . . . , K), stored in the display buffer 214 may be sent (e.g., electrically coupled, or transmitted) to display device 110 along with the sub-frame display times, Tk (k=1, 2, . . . , K) obtained from the sub-frame interval computation block 212.
Operation 926 may be followed by operation 928, “CAUSE EACH APPROXIMATION IMAGE, Ik, TO BE DISPLAYED FOR CORRESPONDING SUB-FRAME DISPLAY TIME, Tk.” At operation 928, the individual approximation images may be displayed through selective activation of multiple row drivers and multiple column drivers of the display device for corresponding sub-frame display times (e.g., I1 for period T1, I2 for period T2, . . . , IK for period TK.
The operations included in the above described processes of
In some implementations, the signal bearing medium 1002 depicted in
The present disclosure generally presents methods for generating drive signals for a display device to display a source image responsive to source image data. Example methods may include applying a non-negative matrix factorization (NNMF) process to the source image data to generate approximation image data, partial sum image data and residue image data. Some methods may also include iteratively applying the NNMF process to residue image data to generate subsequent approximation image data, partial sum image data and residue image data, where each approximation image data is associated with a corresponding sub-frame image. According to some methods, for each application of the NNMF process: the approximation image data may be sent (e.g., electrically coupled, or transmitted) to a display buffer, a determination may be made if a predetermined criterion is satisfied, and the iterations may continue until the predetermined criterion is satisfied. A total frame time may be partitioned into sub-frame times based on respective computed sub-frame image energies. The computed sub-frame images may be sent to the display device to selectively activate multiple row drivers and multiple column drivers for the display device for a duration based on corresponding sub-frame times associated with each sub-frame image.
According to some examples, methods may further include obtaining first approximation image data, which is a first partial sum image data, obtaining first residue image data by subtracting the first partial sum image data from the source image data, obtaining first truncated residue image data by truncating negative values of the first residue image data, and obtaining second approximation image data by applying the NNMF to the first truncated residue image data. According to other examples, methods may also include obtaining second partial sum image data by adding the second approximation image data to the first partial sum image data, obtaining second residue image data by subtracting the second partial sum image data from the source image data, and obtaining second truncated residue image data by truncating negative values of the second residue image data, where the first and second approximation image data are sent (e.g., electrically coupled, or transmitted) to the display buffer as they are obtained.
According to further examples, a first sub-frame image may carry about 90% of source image energy. The predetermined criterion may include one or more threshold that includes: an energy fidelity, a perceptual fidelity, a time limitation in context of packet based communication, a buffer size limitation, and/or a frame count limitation. The thresholds may be concurrently evaluated and the iterations terminated if at least one of the thresholds is reached. The total frame time may be partitioned into sub-frame times based on one or more of selecting the sub-frame times based on respective image energies, dividing the total frame time into equal portions, or a default partitioning scheme associated with a predefined function. According to yet other examples, methods may also include terminating the iterations after 10th sub-frame images, and/or performing the iterations and sending the approximation image data to the display for each color channel in a color display.
The present disclosure also generally presents apparatuses for generating drive signals for a display device to display a source image responsive to source image data. An example apparatus may include a memory configured to store instructions source image data and a processor coupled to the memory, where the processor is adapted to execute the instructions. When the instructions are executed the processor may apply a non-negative matrix factorization (NNMF) process to the source image data to generate approximation image data, partial sum image data and residue image data, and iteratively apply the NNMF process to residue image data to generate subsequent approximation image data, partial sum image data and residue image data, where each approximation image data is associated with a corresponding sub-frame image. For each application of the NNMF process: the approximation image data may be sent (e.g., electrically coupled, or transmitted) to a display buffer, a determination may be made if a predetermined criterion is satisfied, and the iterations may continue until the predetermined criterion is satisfied. A total frame time partitioned into respective sub-frame times based on respective computed sub-frame image energies. The apparatus may also include a display buffer, which may be configured to send the stored sub-frame images to the display device such that multiple row drivers and multiple column drivers for the display device are selectively activated for a duration based on corresponding sub-frame times associated with each sub-frame image.
According to some examples, the apparatus may be configured to obtain first approximation image data based on the partial sum image data, obtain first residue image data through subtraction of the first partial sum image data from the source image data, obtain first truncated residue image data through truncation of negative values of the first residue image data, and obtain second approximation image data through application of the NNMF to the first truncated residue image data. Some apparatus may also be configured to obtain second partial sum image data through addition of the second approximation image data to the first partial sum image data, obtain second residue image data through subtraction of the second partial sum image data from the source image data, and obtain second truncated residue image data through truncation of negative values of the second residue image data.
According to other examples, the partial sum image data may be represented in the form of a convergent series of separable matrices, each term of which can be loaded at once into an array through excitation of rows and columns of the display device together, and where each sub-frame image may represent an approximation of the source image comprising a largest collection of simultaneously excited pixels. According to further examples, a processor of the apparatus may be configured to cause a display controller to time-switch row electrodes to feed column electrodes such that a column current is maintained substantially constant throughout a sub-frame interval. The predetermined threshold may be based on one of: an energy fidelity, a perceptual fidelity, a time limitation in context of packet based communication, a buffer size limitation, and a frame count limitation and the processor may be further configured to terminate the iterations at about 5% energy fidelity threshold.
According to yet other examples, the processor may configured to perform one set of iterations for gray scale images and three sets of iterations for color images, each set of iterations being associated with a color channel. The processor may be a main processor of a general purpose computing device or a special purpose processor. The display may be made of OLED based display arrays, and substantially all elements of the display arrays may be addressed simultaneously.
The present disclosure also generally describes computer-readable storage medium having instructions stored thereon for generating drive signals for a display device to display a source image responsive to source image data. Example instructions may include generating a Separable Non-negative Matrix Series Representation (SNMSR) of the source image data, applying a non-negative matrix factorization (NNMF) process to the source image data to generate approximation image data, partial sum image data and residue image data, and iteratively applying the NNMF process to residue image data to generate subsequent approximation image data, partial sum image data and residue image data, where each approximation image data is associated with a corresponding sub-frame image. For each application of the NNMF process: the approximation image data may be sent (e.g., electrically coupled, or transmitted) to a display buffer, a determination may be made if a predetermined criterion is satisfied, and the iterations continued until the predetermined criterion is satisfied. The series may be truncated when the predetermined criterion is satisfied, where an integration of the sub-frame images displayed over a complete frame interval effectively corresponds to the source image.
According to some examples, each term in the series may be represented as a unit rank image matrix arranged to contribute to an approximation of displayed source image. Factors of each unit rank image matrix may be utilized to directly drive a display current and ground electrodes of the display. Moreover, the factors of each unit rank image matrix may be employed to time-switch row electrodes to feed column electrodes maintaining a column current substantially constant throughout a sub-frame interval. Each member of the truncated series may be displayed once during a sub-frame interval.
According to further examples, the predetermined criterion may include one or more thresholds comprising: an energy fidelity, a perceptual fidelity, a time limitation in context of packet based communication, a buffer size limitation, and/or a frame count limitation. The thresholds may be evaluated concurrently and the iterations terminated if at least one of the thresholds is reached. Furthermore, the total frame time may be partitioned into sub-frame times based on one or more of selecting the sub-frame times based on respective image energies, dividing the total frame time into equal portions, and a default partitioning scheme associated with a predefined function.
There is little distinction left between hardware and software implementations of aspects of systems; the use of hardware or software is generally (but not always, in that in certain contexts the choice between hardware and software may become significant) a design choice representing cost vs. efficiency tradeoffs. There are various vehicles by which processes and/or systems and/or other technologies described herein may be effected (e.g., hardware, software, and/or firmware), and that the preferred vehicle will vary with the context in which the processes and/or systems and/or other technologies are deployed. For example, if an implementer determines that speed and accuracy are paramount, the implementer may opt for a mainly hardware and/or firmware vehicle; if flexibility is paramount, the implementer may opt for a mainly software implementation; or, yet again alternatively, the implementer may opt for some combination of hardware, software, and/or firmware.
The foregoing detailed description has set forth various embodiments of the devices and/or processes via the use of block diagrams, flowcharts, and/or examples. Insofar as such block diagrams, flowcharts, and/or examples contain one or more functions and/or operations, it will be understood by those within the art that each function and/or operation within such block diagrams, flowcharts, or examples may be implemented, individually and/or collectively, by a wide range of hardware, software, firmware, or virtually any combination thereof. In one embodiment, several portions of the subject matter described herein may be implemented via Application Specific Integrated Circuits (ASICs), Field Programmable Gate Arrays (FPGAs), digital signal processors (DSPs), or other integrated formats. However, those skilled in the art will recognize that some aspects of the embodiments disclosed herein, in whole or in part, may be equivalently implemented in integrated circuits, as one or more computer programs running on one or more computers (e.g., as one or more programs running on one or more computer systems), as one or more programs running on one or more processors (e.g., as one or more programs running on one or more microprocessors), as firmware, or as virtually any combination thereof, and that designing the circuitry and/or writing the code for the software and/or firmware would be well within the skill of one of skill in the art in light of this disclosure.
The present disclosure is not to be limited in terms of the particular embodiments described in this application, which are intended as illustrations of various aspects. Many modifications and variations can be made without departing from its spirit and scope, as will be apparent to those skilled in the art. Functionally equivalent methods and apparatuses within the scope of the disclosure, in addition to those enumerated herein, will be apparent to those skilled in the art from the foregoing descriptions. Such modifications and variations are intended to fall within the scope of the appended claims. The present disclosure is to be limited only by the terms of the appended claims, along with the full scope of equivalents to which such claims are entitled. It is to be understood that this disclosure is not limited to particular methods, materials, and configurations, which can, of course, vary. It is also to be understood that the terminology used herein is for the purpose of describing particular embodiments only, and is not intended to be limiting.
In addition, those skilled in the art will appreciate that the mechanisms of the subject matter described herein are capable of being distributed as a program product in a variety of forms, and that an illustrative embodiment of the subject matter described herein applies regardless of the particular type of signal bearing medium used to actually carry out the distribution. Examples of a signal bearing medium include, but are not limited to, the following: a recordable type medium such as a floppy disk, a hard disk drive, a Compact Disc (CD), a Digital Versatile Disk (DVD), a digital tape, a computer memory, etc.; and a transmission type medium such as a digital and/or an analog communication medium (e.g., a fiber optic cable, a waveguide, a wired communications link, a wireless communication link, etc.).
Those skilled in the art will recognize that it is common within the art to describe devices and/or processes in the fashion set forth herein, and thereafter use engineering practices to integrate such described devices and/or processes into data processing systems. That is, at least a portion of the devices and/or processes described herein may be integrated into a data processing system via a reasonable amount of experimentation. Those having skill in the art will recognize that a typical data processing system generally includes one or more of a system unit housing, a video display device, a memory such as volatile and non-volatile memory, processors such as microprocessors and digital signal processors, computational entities such as operating systems, drivers, graphical user interfaces, and applications programs, one or more interaction devices, such as a touch pad or screen, and/or control systems including feedback loops and control modules (e.g., adjusting matrix factorization parameters such as the predetermined threshold for terminating iterations).
A typical data processing system may be implemented utilizing any suitable commercially available components, such as those typically found in data computing/communication and/or network computing/communication systems. The herein described subject matter sometimes illustrates different components contained within, or connected with, different other components. It is to be understood that such depicted architectures are merely exemplary, and that in fact many other architectures may be implemented which achieve the same functionality. In a conceptual sense, any arrangement of components to achieve the same functionality is effectively “associated” such that the desired functionality is achieved. Hence, any two components herein combined to achieve a particular functionality may be seen as “associated with” each other such that the desired functionality is achieved, irrespective of architectures or intermediate components. Likewise, any two components so associated may also be viewed as being “operably connected”, or “operably coupled”, to each other to achieve the desired functionality, and any two components capable of being so associated may also be viewed as being “operably couplable”, to each other to achieve the desired functionality. Specific examples of operably couplable include but are not limited to physically connectable and/or physically interacting components and/or wirelessly interactable and/or wirelessly interacting components and/or logically interacting and/or logically interactable components.
With respect to the use of substantially any plural and/or singular terms herein, those having skill in the art can translate from the plural to the singular and/or from the singular to the plural as is appropriate to the context and/or application. The various singular/plural permutations may be expressly set forth herein for sake of clarity.
It will be understood by those within the art that, in general, terms used herein, and especially in the appended claims (e.g., bodies of the appended claims) are generally intended as “open” terms (e.g., the term “including” should be interpreted as “including but not limited to,” the term “having” should be interpreted as “having at least,” the term “includes” should be interpreted as “includes but is not limited to,” etc.). It will be further understood by those within the art that if a specific number of an introduced claim recitation is intended, such an intent will be explicitly recited in the claim, and in the absence of such recitation no such intent is present. For example, as an aid to understanding, the following appended claims may contain usage of the introductory phrases “at least one” and “one or more” to introduce claim recitations. However, the use of such phrases should not be construed to imply that the introduction of a claim recitation by the indefinite articles “a” or “an” limits any particular claim containing such introduced claim recitation to embodiments containing only one such recitation, even when the same claim includes the introductory phrases “one or more” or “at least one” and indefinite articles such as “a” or “an” (e.g., “a” and/or “an” should be interpreted to mean “at least one” or “one or more”); the same holds true for the use of definite articles used to introduce claim recitations. In addition, even if a specific number of an introduced claim recitation is explicitly recited, those skilled in the art will recognize that such recitation should be interpreted to mean at least the recited number (e.g., the bare recitation of “two recitations,” without other modifiers, means at least two recitations, or two or more recitations).
Furthermore, in those instances where a convention analogous to “at least one of A, B, and C, etc.” is used, in general such a construction is intended in the sense one having skill in the art would understand the convention (e.g., “a system having at least one of A, B, and C” would include but not be limited to systems that have A alone, B alone, C alone, A and B together, A and C together, B and C together, and/or A, B, and C together, etc.). In those instances where a convention analogous to “at least one of A, B, or C, etc.” is used, in general such a construction is intended in the sense one having skill in the art would understand the convention (e.g., “a system having at least one of A, B, or C” would include but not be limited to systems that have A alone, B alone, C alone, A and B together, A and C together, B and C together, and/or A, B, and C together, etc.). It will be further understood by those within the art that virtually any disjunctive word and/or phrase presenting two or more alternative terms, whether in the description, claims, or drawings, should be understood to contemplate the possibilities of including one of the terms, either of the terms, or both terms. For example, the phrase “A or B” will be understood to include the possibilities of “A” or “B” or “A and B.”
In addition, where features or aspects of the disclosure are described in terms of Markush groups, those skilled in the art will recognize that the disclosure is also thereby described in terms of any individual member or subgroup of members of the Markush group.
As will be understood by one skilled in the art, for any and all purposes, such as in terms of providing a written description, all ranges disclosed herein also encompass any and all possible subranges and combinations of subranges thereof. Any listed range can be easily recognized as sufficiently describing and enabling the same range being broken down into at least equal halves, thirds, quarters, fifths, tenths, etc. As a non-limiting example, each range discussed herein can be readily broken down into a lower third, middle third and upper third, etc. As will also be understood by one skilled in the art all language such as “up to,” “at least,” “greater than,” “less than,” and the like include the number recited and refer to ranges which can be subsequently broken down into subranges as discussed above. Finally, as will be understood by one skilled in the art, a range includes each individual member. For example, a group having 1-3 cells refers to groups having 1, 2, or 3 cells. Similarly, a group having 1-5 cells refers to groups having 1, 2, 3, 4, or 5 cells, and so forth.
While various aspects and embodiments have been disclosed herein, other aspects and embodiments will be apparent to those skilled in the art. The various aspects and embodiments disclosed herein are for purposes of illustration and are not intended to be limiting, with the true scope and spirit being indicated by the following claims.
Number | Date | Country | Kind |
---|---|---|---|
3119/DEL/2010 | Dec 2010 | IN | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/IB2011/050542 | 2/9/2011 | WO | 00 | 10/14/2011 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2012/090076 | 7/5/2012 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
5541850 | Vander Zanden et al. | Jul 1996 | A |
5566279 | Katayama | Oct 1996 | A |
5585942 | Kondo | Dec 1996 | A |
5696937 | White et al. | Dec 1997 | A |
5774133 | Neave et al. | Jun 1998 | A |
5793871 | Jackson | Aug 1998 | A |
6111584 | Murphy | Aug 2000 | A |
6175352 | Kay et al. | Jan 2001 | B1 |
6332838 | Yamagami | Dec 2001 | B1 |
6396976 | Little et al. | May 2002 | B1 |
6442058 | Mori | Aug 2002 | B2 |
6614431 | Collodi | Sep 2003 | B1 |
6738357 | Richter et al. | May 2004 | B1 |
6772269 | Kaganoi | Aug 2004 | B1 |
7050425 | Richter et al. | May 2006 | B2 |
7071937 | Collodi | Jul 2006 | B1 |
7075924 | Richter et al. | Jul 2006 | B2 |
7605353 | Greenberg | Oct 2009 | B2 |
7940236 | Miller et al. | May 2011 | B2 |
7944410 | Smith et al. | May 2011 | B2 |
8300057 | Smith et al. | Oct 2012 | B2 |
20070085779 | Smith et al. | Apr 2007 | A1 |
20080186319 | Boner | Aug 2008 | A1 |
20080246703 | Smith | Oct 2008 | A1 |
20080259004 | Miller et al. | Oct 2008 | A1 |
20090128459 | Smith et al. | May 2009 | A1 |
20090128571 | Smith et al. | May 2009 | A1 |
20090322724 | Smith | Dec 2009 | A1 |
Number | Date | Country |
---|---|---|
2429565 | Feb 2007 | GB |
2436377 | Sep 2007 | GB |
2008515018 | May 2008 | JP |
2008525837 | Jul 2008 | JP |
2009506354 | Feb 2009 | JP |
2009530681 | Aug 2009 | JP |
2009530682 | Aug 2009 | JP |
2009530730 | Aug 2009 | JP |
2006035248 | Apr 2006 | WO |
Entry |
---|
Lin, Chuan-bi, “Projected gradient methods for nonnegative matrix factorization.” Neural computation 19.10 (2007): 2756-2779. |
Lee et al., “Algorithms for Non-negative Matrix Factorization”, in T. K. Leen, T. G. Dietterich, and V. Tresp, editors, Advances in Neural Information Processing Systems 13, pp. 556-562. MIT Press, 2001. |
Gonzales et al., “Accelerating the Lee-Seung Algorithm for Non-negative Matrix Factorization”, Technical report, Department of Computational and Applied Mathematics, Rice University, 2005. |
Lee et al., Learning the Parts of Objects by non-negative Matrix Factorization, Nature, 401:788-791, 1999. |
Paatero et al., “Positive Matrix Factorization: A Non-negative Factor Model with Optimal Utilization of Error” Environmetrics, 5: 111-126. doi: 10.1002/env.3170050203 (1994). |
Berry et al, “Algorithms and Applications for Approximate Nonnegative Matrix Factorization”, Computational Statistics and Data Analysis, 2006, 31 pages. |
Lin. Projected Gradient Methods for Non-negative Matrix Factorization, Department of Computer Science, National Taiwan University, Taipei, 27 pages. |
Harney, A technique for multi-line addressing in OLED Displays, Oct. 5, 2009 7:00 AM EDT, 4 pages. |
Smith, Advanced System Development Group, Cambridge Display Technology, Godmanchester, 8.3: Total Matrix Addressing (TMA™) Cambridgeshire, UK. |
Xu et al., 8.4: A New Addressing Scheme for PM OLED DisplayInstitute of microelectronics, Saarland University, Im Stadtwald A5.1, D-66123 Saarbrücken, Germany, Max Planck Institute for Computer Science, Optrex Europe GmbH. |
Euan C. Smith, Total matrix addressing, Journal of the Society for Information Display—Feb. 2008—vol. 16, Issue 2, pp. 201-209 available online at http://dx.doi.org/10.1889/1.2841852. |
PCT/IB2011/050542 International Search Report and Written Opinion mailed Jun. 3, 2011. |
David Fyfe, “Total Matrix Addressing for OLED Displays”, 9th Annual DisplaySearch US FPD Conference, Mar. 6-8, 2007, Hilton La Jolla, California; Cambridge Display Technology; Cambridge, United Kingdom. |
Lee et al., “Algorithms for Non-negative Matrix Factorization”, In T. K. Leen, T. G. Dietterich, and V. Tresp, editors, Advances in Neural Information Processing Systems 13, pp. 556-562. MIT Press, May 2001. |
Gonzalez et al., “Accelerating the Lee-Seung Algorithm for Non-negative Matrix Factorization”, Technical report, Department of Computational and Applied Mathematics, Rice University, Mar. 3, 2005. |
Lee et al., Learning the Parts of Objects by Non-negative Matrix Factorization, Nature, 401 :788-791, Oct. 21, 1999. |
Paatero et al., “Positive Matrix Factorization: A Non-negative Factor Model with Optimal Utilization of Error” Environmetrics, 5: 111-126, Jun. 1994. |
Berry et al., “Algorithms and Applications for Approximate Nonnegative Matrix Factorization”, Computational Statistics and Data Analysis, 52:155-173, Sep. 15, 2007. |
Lin, “Projected Gradient Methods for Non-negative Matrix Factorization”, Neural Computation, 19:2756-2779, Oct. 2007. |
Harney, “A technique for multi-line addressing in OLED Displays”, EE Times, Oct. 5, 2009. Retrieved from URL: <<http://www.eetimes.com/document.asp?doc—id=1276979>>. |
Smith, “8.3: Total Matrix Addressing (TMA™),” SID Symposium Digest of Technical Papers, 38: 93-96, May 2007. |
Xu et al., “8.4: A New Addressing Scheme for PM OLED Display Institute of Microelectronics”, SID Symposium Digest of Technical Papers, 38:97-100, May 2007. |
International Preliminary Report on Patentability for PCT/IB2011/050542 filed Feb. 9, 2011, mailed on Jul. 11, 2013, issued Jul. 2, 2013. |
Number | Date | Country | |
---|---|---|---|
20130127886 A1 | May 2013 | US |