Claims
- 1. A duty cycle correcting amplifier, comprising:a first differential transistor pair with a pair of input nodes for receiving a differential input signal to be amplified, said first differential transistor pair having a first common node and a first pair of output nodes carrying differential output signals; a first current source connected between said first common node and a first supply voltage; a second differential transistor pair having a pair of input nodes for receiving differential error input signals, said second differential transistor pair having a second common node and a second pair of output nodes coupled to said first pair of output nodes, said second differential transistor pair altering the common mode levels of each of said first pair of output nodes based on said differential error input signals to affect the duty cycle of said differential output signals; a second current source connected between said second common node and said first supply voltage; a load circuit connected between said first pair of output nodes and a second supply voltage, said load circuit providing a high impedance load between each node of said first pair of output nodes and a low impedance between each node of said first pair of output nodes and said second supply voltage; capacitive circuitry connected to each node of said first pair of output nodes; and a converting amplifier having a pair of inputs for receiving said differential output signals, said converting amplifier amplifying and converting said differential output signals to a single ended signal constituting the output of said duty cycle correcting amplifier.
- 2. The duty cycle correcting amplifier of claim 1 wherein said load circuit includes a set of PMOS transistors connected between said first pair of output nodes and said second supply voltage.
- 3. The duty cycle correcting amplifier of claim 1 in combination with a dynamic memory.
- 4. An amplifier, comprising:a first transistor coupled between a first internal node and a first supply voltage, said first transistor being controlled by a signal received at a first amplifier input node; a second transistor coupled between a second internal node and said first supply voltage, said second transistor being controlled by a signal received at a second amplifier input node; a third transistor coupled between a second supply voltage and said first internal node, said third transistor being controlled by a signal received at said first internal node; a fourth transistor coupled between said second supply voltage and said second internal node, said fourth transistor being controlled by a signal received at said second internal node; a fifth transistor coupled between said second supply voltage and said first internal node, said fifth transistor being controlled by a signal received at said second internal node; a sixth transistor coupled between said second supply voltage and said second internal node, said sixth transistor being controlled by a signal received at said first internal node; and a converting amplifier connected to said third, fourth, fifth, and sixth transistors to convert differential signals from said third, fourth, fifth, and sixth transistors to a single ended output signal.
- 5. The amplifier of claim 4 further comprising:a seventh transistor coupled between said first internal node and said first supply voltage, said seventh transistor being controlled by a first error signal received at a first error signal input node of said amplifier; and an eighth transistor coupled between said second internal node and said first supply voltage, said eighth transistor being controlled by a second error signal received at a second error signal input node of said amplifier.
- 6. The amplifier of claim 4 wherein said third, fourth, fifth, and sixth transistors are PMOS transistors.
- 7. The amplifier of claim 4 wherein a current source is coupled between said first and second transistors and said first supply voltage.
- 8. The amplifier of claim 5 wherein a current source is coupled between said seventh and eighth transistors and said first supply voltage.
- 9. The amplifier of claim 4 in combination with a dynamic memory.
Parent Case Info
This application claims priority to the U.S. Provisional Application entitled “Small-Swing to CMOS Conversion Circuit with Duty Cycle Correction”, Ser. No. 60/057,900 filed Sep. 5, 1997.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5696724 |
Koh et al. |
Dec 1997 |
|
5696726 |
Tsukikawa |
Dec 1997 |
|
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/057900 |
Sep 1997 |
US |