Converting between an internal cell and multiple standard asynchronous transfer mode cells

Information

  • Patent Grant
  • 5948067
  • Patent Number
    5,948,067
  • Date Filed
    Thursday, July 18, 1996
    28 years ago
  • Date Issued
    Tuesday, September 7, 1999
    25 years ago
Abstract
A switch control module (16) is provided for converting between an internal cell (23) and a first standard asynchronous transfer mode cell (34) and second standard asynchronous transfer mode cell (36). The internal cell (23) includes an internal header (42), payload information (44), and miscellaneous information (46). The first standard asynchronous transfer mode cell (34) includes the internal header (42) and miscellaneous information (46) of the internal cell (23). The second standard asynchronous transfer mode cell (36) includes the payload information (44) of the internal cell (23).
Description

TECHNICAL FIELD OF THE INVENTION
This invention relates generally to the field of communication systems, and more particularly to converting between an internal cell and multiple standard asynchronous transfer mode cells.
BACKGROUND OF THE INVENTION
A communication system includes a collection of components that communicate, manipulate, and process information in a variety of ways. The system may support different access technologies, such as frame relay, circuit services, and new and evolving connection-based or connectionless services, that communicate information, such as data, voice, and video. Switches in the communication system employ hardware and software to route information generated by access technologies to an intended destination.
Different types of information cells may be used by a communication switch to relay information. One type of cell may be an internal cell which is transmitted over connections or links within the switch. Another type of cell, such as a standard asynchronous transfer mode (ATM) cell, can be used to convey information to equipment external to the switch. In some cases, an internal cell may comprise more bytes of information than a standard ATM cell. If information within such an internal cell needs to be used outside of the switch, a single standard ATM cell is not sufficient to transport all of the information contained in the internal cell.
SUMMARY OF THE INVENTION
Accordingly, a need has arise for a system and method for converting between an internal cell and multiple standard asynchronous (ATM) transfer mode cells.
In accordance with one embodiment of the present invention, a switch control module is provided for converting between an internal cell and a first and second standard asynchronous transfer mode cell. The internal cell includes an internal header, payload information, and miscellaneous information. The first standard asynchronous transfer mode cell includes the internal header and miscellaneous information of the internal cell. The second standard asynchronous transfer mode cell includes the payload information of the internal cell.
In accordance with another embodiment of the present invention, a system is provided for converting between an internal cell and multiple standard asynchronous transfer mode cells. The system includes a to-switch port processor which may receive an internal cell having an internal header, payload information, and miscellaneous information. A switch control module is coupled to the to-switch port processor. The switch control module inserts the internal header and miscellaneous information from the internal cell into the payload of a first standard asynchronous transfer mode cell. The switch control module inserts the payload information of the internal cell into the payload of a second standard asynchronous transfer mode cell.
In accordance with yet another embodiment of the present invention, a method is provided for converting between an internal cell and multiple standard asynchronous transfer mode cells. The method includes receiving an internal cell having an internal header, payload information, and miscellaneous information. The internal header and the miscellaneous information are inserted into a first standard asynchronous transfer mode cell. The payload information is inserted into a second standard asynchronous transfer mode cell.
An important technical advantage of the present invention includes converting between a single internal cell and multiple standard asynchronous transfer node cells. According to one aspect of the present invention, an internal header and miscellaneous information are extracted from an internal cell. The internal header and miscellaneous information are inserted into the payload of a first standard ATM cell. Payload information of the internal cell is extracted and inserted into the payload of a second standard ATM cell. As a complement to the technique of converting an internal cell into two standard ATM cells, according to another aspect of the present invention, a first and second standard ATM cell in the two-cell format can be converted to an internal cell by extracting information from the payload of the two ATM cells and constructing the internal cell. Other important technical advantages are readily apparent to one skilled in the art from the following figures, descriptions, and claims.





BRIEF DESCRIPTION OF THE DRAWINGS
For a more complete understanding of the present invention, and for further features and advantages, reference is now made to the following description taken in conjunction with the accompanying drawings, in which:
FIG. 1 illustrates a system for converting between a single internal cell and multiple standard ATM cells;
FIG. 2 illustrates a single internal cell and its associated multiple standard ATM cells;
FIG. 3 is a flow chart of a method for converting an internal cell extracted from a link or connection into multiple standard ATM data cells; and
FIG. 4 is a flow chart of a method for converting multiple standard ATM data cells in a two-cell format into a single internal cell for insertion into a connection.





DETAILED DESCRIPTION OF THE INVENTION
The preferred embodiment of the present invention and its advantages are best understood by referring to FIGS. 1-4 of the drawings, like numerals being used for like and corresponding parts of the various drawings.
FIG. 1 illustrates a system 10 for converting between a single internal cell and multiple standard ATM cells in a communication switch. System 10 may be operated in a normal mode or a two-cell mode. The normal mode of operation comprises all processing which is typical in a communication switch. The following primarily describes the two-cell mode of operation. System 10 includes at least one to-switch port processor (TSPP) 12, at least one from-switch port processor (FSPP) 14, a switch control module (SCM) 16, and switch fabric 18.
Each TSSP 12 can be implemented as an application specific integrated circuit (ASIC). Each TSPP 12 may include a number of links 20. Each link 20 may support ATM cell relay (OC-12, OC-30, 155 Mbps UTP), frame relay (T1, E1, T3, E3, V0.35), circuit emulation (T1, E1, T3, E3), internetworking using Ethernet, Fast Ethernet, Internet Protocol (IP), or IP over ATM, or any other communications protocol or access technology. In one embodiment, each TSPP 12 supports eight links 20. A TSPP 12 may receive various cells, such as an ATM cell 22, at any of its links 20. ATM cell 22 comprises a "packet" of information that is converted by TSPP 12 into an internal cell 23. In one embodiment, internal cell 23 may comprise fifty-six bytes of information. Each TSPP 12 also includes a plurality of TSPP queues 24 for each link 20. TSPP queues 24 function to hold or contain an internal cell 23 after it has been received by TSPP 12.
Each FSPP 14, which can also be implemented as an ASIC, may include multiple links 26. Links 26 are substantially similar to links 20. In one embodiment, an FSPP 14 supports eight links 26. Each FSPP 14 may be associated with a specific TSPP 12, the associated TSPP 12 and FSPP 14 being included in a single input/output module (IOM) (not shown). An FSPP 14 may include a plurality of FSPP queues 28 and 29 for each link 26 of the FSPP 14. FSPP ques 28 are used for normal cell processing. The control software reserves FSPP queues 29 for each of the links 26. These reserved queues are used to insert operational and maintenance (OAM) cells into the cell stream.
SCM 16 functions to process and route cells of information extracted from and inserted into the connections in system 10, including connections 20 and 26. SCM 16 may operate on both internal cells 22 and other cells, such as standard ATM cells 34 and 36. SCM 16 may receive internal cells 22 from TSPPs 12. SCM 16 functions to convert some of these internal cells 22, such as cells relating to operation and maintenance (OAM), into multiple standard ATM cells in a two-cell format, described below in more detail. These standard ATM cells may be used within SCM 16 internally or transmitted by SCM 16 to equipment external of system 10. Furthermore, SCM 16 may receive standard ATM cells in a two-cell format, such as standard ATM cells 34 and 36, from sources external system 10. SCM 16 may convert these standard ATM cells to a single internal cell which can be inserted into the switch 10 at TSPP 30. SCM 16 comprises a TSPP 30 and FSPP 32. TSPP 30 may store internal cells 22 which are converted from multiple standard ATM cells in two-cell format. TSPP 30 may include a plurality of queues 31. FSPP 32 may receive and store internal cells 22 extracted from TSPP 12 for reformatting into multiple standard ATM cells. FSPP 32 may include a plurality of queues 33.
Switch fabric 18 connects TSPPs 12, FSPPs 14, and SCM 16. Switch fabric 18 functions to relay any information between TSPPs 12, FSPPs 14, and SCM 16. Switch fabric 18 can be implemented as an ECL cross-point device.
FIG. 2 illustrates internal cell 23 and associated standard ATM cells 34 and 36 which are in two-cell format. In one embodiment, internal cell 23 may comprise sixty bytes of information, whereas standard ATM cells 34 and 36 each comprise fifty-three bytes of information.
Internal cell 23 comprises an internal header 42, payload information 44, and miscellaneous information 46. Internal header 42 may include a virtual channel identification (VCI) field, a virtual path identification (VPI) field, and other information. Payload information 44 may comprise control information for the switch. Miscellaneous information 46 includes information which can be used, for example, to identify the link 20 and TSPP 12 at which internal cell 23 is received.
First standard ATM cell 34 may include an ATM header 48, which comprises a cell loss priority (CLP) bit. In a two-cell format, the CLP bit in ATM header 48 of first ATM cell 34 is set to "0." First ATM cell 34 includes a portion of the information contained in internal cell 23. In particular, the payload of first ATM cell 34 may contain internal header 42 and miscellaneous information 46.
Second ATM cell 36 includes a header 50, which also comprises a CLP bit. In two-cell format, the CLP bit of second ATM cell 36 is set to "1." Second ATM cell 36 also comprises a portion of the information from internal cell 23. Specifically, the payload of second ATM cell 36 includes payload information 44.
FIG. 3 is a flow chart for a method 100 for extracting an internal cell 23 from a connection 20 in a communication switch and converting the cell into multiple standard ATM cells in two-cell format, such as ATM cells 34 and 36. Method 100 begins at step 102 where a TSPP 12 receives internal cell 23.
At step 104, TSPP 12 determines whether the received internal cell 23 is a special action cell, such as an OAM cell. If not, TSPP 12 routes internal cell 23 to the normal queue 28 in FSPP 14 of an appropriate IOM via switch fabric 18 at step 106. Normal FSPP queue 28 translates the data in internal cell 23 so that the cell may be output onto the link 26 corresponding to the normal FSPP queue 28.
If at step 104 TSPP 12 determines that the received internal cell 23 is a special action cell, TSPP 12 routes the internal cell to an appropriate FSPP queue 33 on SCM 16 at step 108. At step 110, FSPP 32 extracts internal header 42 and miscellaneous information 46 from internal cell 23. FSPP 32 then inserts this information into the payload of a first ATM cell 34. FSPP 32 sets the CLP bit in ATM header 48 of first ATM cell 34 to "0." At step 112, FSPP 32 extracts payload information 44 from internal cell 23 and inserts this information into the payload of second ATM cell 36. FSPP 32 sets the CLP bit in header 50 of second ATM cell 36 to "1." In this manner, FSPP 32 generates ATM cells 34 and 36 in two-cell format. At step 114, FSPP 32 then transfers ATM cells 34 and 36 to the network control software for processing. Because cells 34 and 36 are standard ATM cells, these cells can be used in circuitry external to links 20, 26 of the communication switch.
FIG. 4 is a flow chart of a method 200 for converting two standard ATM cells in two-cell format, such as ATM cells 34 and 36, into a single internal cell 23 for insertion into a link 26. Method 200 begins at step 202 where ATM cells 34 and 36 are received at SCM 16. SCM 16 determines whether two-cell mode is in operation at step 204. If not, SCM 16 processes the received ATM cells in a normal mode at step 206.
TSPP 30 performs steps to serve as a check to validate first and second ATM cells 34 and 36. As stated before, for two related ATM cells in a two-cell format, the CLP bit of the first cell should be set to "0" and the CLP bit of the second cell should be set to "1." At step 208, TSPP 30 determines whether the CLP bit of first ATM cell 34 is set to "0". If not, then TSPP 30 discards first ATM 34 at step 210. If the CLP bit is set to zero, TSPP 30 extracts the internal header 42 and miscellaneous information 46 from the payload of first ATM cell 34 at step 212. After extraction, TSPP 30 determines whether the CLP bit of second ATM cell 36 is set to "1". If not, TSPP 30 discards it at step 210. If the CLP bit is set to "1", TSPP 30 then extracts the payload information 44 from the payload of second ATM cell 36 at step 214. The extracted information is used to construct a single internal cell 23 which can be inserted into the switch fabric 18 of system 10.
At step 216, switch fabric 18 routes internal cell 23 to a reserved FSPP queue 29 of an appropriate IOM. FSPP queue 29 then converts internal cell 23 into OAM cell 22 for insertion into a cell flow on link 26 without translation.
Although the present invention and its advantages have been described detail, it should be understood that various changes, substitutions, and alterations can be made therein without departing from the spirit and scope of the invention as defined by the appended claims.
Claims
  • 1. In an asynchronous transfer mode switch operable to communicate operation and maintenance data via internal cells, a switch control module operable to selectively convert an internal cell to plural standard asynchronous transfer mode cells, the switch control module comprising:
  • a from-switch port processor operable to detect whether an internal cell is a special action cell requiring two-cell conversion, and if so, to place an internal header, payload information, and miscellaneous information of the internal cell into a first standard asynchronous transfer mode cell and a second standard asynchronous transfer mode cell,
  • wherein the from-switch port processor is operable to insert the internal header and miscellaneous information from the internal cell into a payload of the first standard asynchronous transfer mode cell, and
  • wherein the from-switch port processor is operable to insert the payload information from the internal cell into a payload of the second standard asynchronous transfer mode cell.
  • 2. The switch control module of claim 1, wherein the from-switch port processor is further operable to set the value of a CLP bit in the first standard asynchronous transfer mode cell to "0", the from-switch port processor further operable to set the value of a CLP bit in the second standard asynchronous transfer mode cell to "1".
  • 3. The switch control module of claim 1, wherein the from-switch port processor routes the first and second standard asynchronous transfer mode cells to an external system element for processing.
  • 4. In an asynchronous transfer mode switch operable to communicate operation and maintenance data via internal cells, a switch control module operable to selectively convert plural standard asynchronous transfer mode cells to an internal cell, the switch control module comprising:
  • a to-switch port processor operable to detect whether two standard asynchronous transfer mode cells are candidates for conversion to an internal cell, and if so, to convert a first standard asynchronous transfer mode cell having a first header, an internal header, and miscellaneous information and a second standard asynchronous transfer mode cell having a second header and payload information into the single internal cell,
  • wherein the to-switch port processor is operable to extract the internal header and miscellaneous information from the payload of the first asynchronous transfer mode cell,
  • wherein the to-switch port processor is operable to extract the payload information from a payload of the second asynchronous transfer mode cell, and
  • wherein the to-switch port processor is further operable to combine the extracted internal header, payload information, and miscellaneous information into the single internal cell.
  • 5. The switch control module of claim 4, wherein the to-switch port processor is further operable to determine if the value of a CLP bit in the first asynchronous transfer mode cell is set to "0" and if the value of a CLP bit in the second asynchronous transfer mode cell is set to "1".
  • 6. The switch control module of claim 4, wherein the to-switch port processor is further operable to discard the first header of the first asynchronous transfer mode cell and the second header of the second asynchronous transfer mode cell.
  • 7. The switch control module of claim 4, wherein the to-switch port processor is further operable to perform a validity check on the first and second standard asynchronous transfer mode cells prior to extracting the internal header, payload information, and miscellaneous information from the first and second standard asynchronous transfer mode cells.
  • 8. A system for converting between an internal cell and multiple standard asynchronous transfer mode cells, the internal cell comprising operation and maintenance data, the system comprising:
  • a to-switch port processor operable to generate an internal cell, the internal cell comprising an internal header, payload information, and miscellaneous information; and
  • a switch control module coupled to the to-switch port processor, the switch control module operable to selectively insert the internal header and miscellaneous information from the internal cell into the payload of a first standard asynchronous transfer mode cell, the switch control module further operable to selectively insert the payload information of the internal cell into the payload of a second standard asynchronous transfer mode cell; and
  • a switching fabric coupling the switch control module to the to-switch port processor.
  • 9. The system of claim 8, wherein the switch control module is further operable to set the value of a CLP bit in the first standard asynchronous transfer mode cell to "0", the switch control module further operable to set the value of a CLP bit in the second standard asynchronous transfer mode cell to "1".
  • 10. The system of claim 8, wherein the to-switch port processor is further operable to determine whether the internal cell is a special action cell destined for the switch control module.
  • 11. The system of claim 9, wherein the switch control module includes at least one from-switch port processor having at least one special action queue and at least one normal queue for receiving an internal cell.
  • 12. A method for using components of an asynchronous transfer mode switch to convert between an internal cell comprising operation and maintenance data and multiple standard asynchronous transfer mode cells, comprising the steps of:
  • receiving an internal cell by a from-switch port processor of said switch, the internal cell comprising an internal header, payload information, and miscellaneous information;
  • inserting, by the from-switch port processor, the internal header and the miscellaneous information into a first standard asynchronous transfer mode cell; and
  • inserting, by the from-switch port processor, the payload information into a second standard asynchronous transfer mode cell.
  • 13. The method of claim 12, further comprising the steps of:
  • setting, by the from-switch port processor, a value of a CLP bit in the first standard asynchronous transfer mode cell to "0"; and
  • setting, by the from-switch port processor, a value of a CLP bit in the second standard asynchronous transfer mode cell to "1."
  • 14. A method for using components of an asynchronous transfer mode switch to selectively convert between an internal cell comprising operation and control data and multiple standard asynchronous transfer mode cells, the method comprising the steps of:
  • receiving, by a from-switch port processor of the switch, an internal cell, the internal cell comprising a first portion of information and a second portion of information;
  • determining, by the from-switch port processor, whether the internal cell is a special action cell;
  • inserting, by the from-switch port processor, the first portion of information into a first standard asynchronous transfer mode cell in response to the internal cell being a special action cell; and
  • inserting, by the from-switch port processor, the second portion of information into a second standard asynchronous transfer mode cell in response to the internal cell being a special action cell.
  • 15. The method of claim 14, wherein:
  • the first portion of information comprises an internal header and miscellaneous information; and
  • the second portion of information comprises payload information.
  • 16. The method of claim 14, further comprising the steps of:
  • setting, by the from-switch port processor, the value of a CLP bit in the first standard asynchronous transfer mode cell to "0"; and
  • setting, by the from-switch port processor, the value of a CLP bit in the second standard asynchronous transfer mode cell to "1".
  • 17. A method for selectively converting between multiple standard asynchronous transfer mode cells and an internal cell, comprising operation and control data, the method performed by components of an asynchronous transfer mode switch and comprising the steps of:
  • receiving, by a to-switch port processor of the switch, a first standard asynchronous transfer mode cell and a second standard asynchronous transfer mode cell, the first standard asynchronous transfer mode cell comprising an internal header and miscellaneous information, the second standard asynchronous transfer mode cell comprising payload information;
  • extracting, by the to-switch port processor, the internal header and the miscellaneous information from the first standard asynchronous transfer mode cell;
  • extracting, by the to-switch port processor, the payload information from the second standard asynchronous transfer mode cell; and
  • inserting, by the to-switch port processor, the extracted internal header, miscellaneous information, and payload information into an internal cell comprising the operation and control data.
  • 18. The method of claim 17, further comprising the step of performing a validity check on the first and second standard asynchronous transfer mode cells by the to-switch port processor after the step of receiving.
  • 19. The method of claim 17, further comprising the steps of:
  • determining, using the to-switch port processor, whether the value of a CLP bit in the first standard asynchronous transfer mode cell is set to "0"; and
  • determining, using the to-switch port processor, whether the value of a CLP bit in the second standard asynchronous transfer mode cell is set to "1".
RELATED PATENT APPLICATION

This application is related to U.S. Provisional Patent Application Ser. No. 60/001,498, filed Jul. 19, 1995.

US Referenced Citations (276)
Number Name Date Kind
3804991 Hammond et al. Apr 1974
3974343 Cheney et al. Aug 1976
4069399 Barrett et al. Jan 1978
4084228 Dufond et al. Apr 1978
4240143 Bessemer et al. Dec 1980
4603382 Cole et al. Jul 1986
4715030 Koch et al. Dec 1987
4727537 Nichols Feb 1988
4737953 Koch et al. Apr 1988
4748658 Gopal et al. May 1988
4797881 Ben-Artzi Jan 1989
4821034 Anderson et al. Apr 1989
4837761 Isono et al. Jun 1989
4849968 Turner Jul 1989
4870641 Pattavina Sep 1989
4872157 Hemmady et al. Oct 1989
4872159 Hemmady et al. Oct 1989
4872160 Hemmady et al. Oct 1989
4872197 Pemmaraju Oct 1989
4878216 Yunoki Oct 1989
4893302 Hemmady et al. Jan 1990
4893307 McKay et al. Jan 1990
4894824 Hemmady et al. Jan 1990
4897833 Kent et al. Jan 1990
4897841 Gang, Jr. Jan 1990
4899333 Roediger Feb 1990
4920531 Isono et al. Apr 1990
4922503 Leone May 1990
4933938 Sheehy Jun 1990
4942574 Zelle Jul 1990
4947390 Sheehy Aug 1990
4953157 Franklin et al. Aug 1990
4956839 Torii et al. Sep 1990
4958341 Hemmady et al. Sep 1990
4979100 Makris et al. Dec 1990
4993018 Hajikano et al. Feb 1991
5014192 Mansfield et al. May 1991
5021949 Morten et al. Jun 1991
5029164 Goldstein et al. Jul 1991
5060228 Tsutsui et al. Oct 1991
5067123 Hyodo et al. Nov 1991
5070498 Kakuma et al. Dec 1991
5083269 Syobatake et al. Jan 1992
5084867 Tachibana et al. Jan 1992
5084871 Carn et al. Jan 1992
5090011 Fukuta et al. Feb 1992
5090024 Vander Mey et al. Feb 1992
5093827 Franklin et al. Mar 1992
5093912 Dong et al. Mar 1992
5115429 Hluchyj et al. May 1992
5119369 Tanabe et al. Jun 1992
5119372 Verbeek Jun 1992
5128932 Li Jul 1992
5130975 Akata Jul 1992
5130982 Ash et al. Jul 1992
5132966 Hayano et al. Jul 1992
5146474 Nagler et al. Sep 1992
5146560 Goldberg et al. Sep 1992
5150358 Punj et al. Sep 1992
5151897 Suzuki Sep 1992
5157657 Potter et al. Oct 1992
5163045 Caram et al. Nov 1992
5163046 Hahne et al. Nov 1992
5179556 Turner Jan 1993
5179558 Thacker et al. Jan 1993
5185743 Murayama et al. Feb 1993
5191582 Upp Mar 1993
5191652 Dias et al. Mar 1993
5193151 Jain Mar 1993
5197067 Fujimoto et al. Mar 1993
5198808 Kudo Mar 1993
5199027 Barri Mar 1993
5208811 Kashio et al. May 1993
5239539 Uchida et al. Aug 1993
5253247 Hirose et al. Oct 1993
5253248 Dravida et al. Oct 1993
5255264 Cotton et al. Oct 1993
5255266 Watanabe et al. Oct 1993
5257311 Naito et al. Oct 1993
5258979 Oomuro et al. Nov 1993
5265088 Takigawa et al. Nov 1993
5267232 Katsube et al. Nov 1993
5268897 Komine et al. Dec 1993
5271010 Miyake et al. Dec 1993
5272697 Fraser et al. Dec 1993
5274641 Shobatake et al. Dec 1993
5274768 Traw et al. Dec 1993
5278972 Baker et al. Jan 1994
5280469 Taniguchi et al. Jan 1994
5280470 Buhrke et al. Jan 1994
5282201 Frank et al. Jan 1994
5283788 Morita et al. Feb 1994
5285446 Yonehara Feb 1994
5287349 Hyodo et al. Feb 1994
5287352 Jackson et al. Feb 1994
5287535 Sakagawa et al. Feb 1994
5289462 Ahmadi et al. Feb 1994
5289463 Mobasser Feb 1994
5289470 Chang et al. Feb 1994
5289472 Cho Feb 1994
5291481 Doshi et al. Mar 1994
5291482 McHarg et al. Mar 1994
5295134 Yoshimura et al. Mar 1994
5301055 Bagchi et al. Apr 1994
5301184 Urui et al. Apr 1994
5301190 Tsukuda et al. Apr 1994
5301193 Toyofuku et al. Apr 1994
5303232 Faul Jr. Jun 1994
5305311 Lyles Apr 1994
5309431 Tominaga et al. May 1994
5309438 Nakamima May 1994
5311586 Bogart et al. May 1994
5313454 Bustini et al. May 1994
5313458 Suzuki May 1994
5315586 Charvillat May 1994
5319638 Lin Jun 1994
5321695 Proctor et al. Apr 1994
5323389 Bitz et al. Jun 1994
5333131 Tanabe et al. Jul 1994
5333134 Ishibashi et al. Jul 1994
5335222 Kamoi et al. Aug 1994
5335325 Frank et al. Aug 1994
5339310 Taniguchi Aug 1994
5339317 Tanaka et al. Aug 1994
5339318 Tanaka et al. Aug 1994
5341366 Soumiya et al. Aug 1994
5341373 Ishibashi et al. Aug 1994
5341376 Yamashita Aug 1994
5341483 Frank et al. Aug 1994
5345229 Olnowich et al. Sep 1994
5350906 Brody et al. Sep 1994
5355372 Sengupta et al. Oct 1994
5357506 Sugawara Oct 1994
5357507 Hughes et al. Oct 1994
5357508 Le Boudec et al. Oct 1994
5357510 Norizuki et al. Oct 1994
5359600 Ueda et al. Oct 1994
5361251 Aihara et al. Nov 1994
5361372 Rege et al. Nov 1994
5363433 Isono Nov 1994
5363497 Baker et al. Nov 1994
5365514 Hershey et al. Nov 1994
5369570 Parad Nov 1994
5371893 Price et al. Dec 1994
5373504 Tanaka et al. Dec 1994
5375117 Morita et al. Dec 1994
5377262 Bales et al. Dec 1994
5377327 Jain et al. Dec 1994
5379297 Glover et al. Jan 1995
5379418 Shimazaki et al. Jan 1995
5390170 Sawant et al. Feb 1995
5390174 Jugel Feb 1995
5390175 Hiller et al. Feb 1995
5392280 Zheng Feb 1995
5392402 Robrock II Feb 1995
5394396 Yoshimura et al. Feb 1995
5394397 Yanagi et al. Feb 1995
5398235 Tsuzuki et al. Mar 1995
5400337 Munter Mar 1995
5402415 Turner Mar 1995
5412648 Fan May 1995
5414703 Sakaue et al. May 1995
5418942 Krawchuk et al. May 1995
5420858 Marshall et al. May 1995
5420988 Elliot May 1995
5422879 Parsons et al. Jun 1995
5425021 Derby et al. Jul 1995
5425026 Mori Jul 1995
5426635 Mitra et al. Jun 1995
5432713 Takeo et al. Jul 1995
5432784 Ozveren Jul 1995
5432785 Ahmed et al. Jul 1995
5432908 Heddes et al. Jul 1995
5436886 McGill Jul 1995
5436893 Barnett Jul 1995
5440547 Easki et al. Aug 1995
5444702 Burnett et al. Aug 1995
5446733 Tsuruoka Aug 1995
5446737 Cidon et al. Aug 1995
5446738 Kim et al. Aug 1995
5448559 Hayter et al. Sep 1995
5448621 Knudsen Sep 1995
5450406 Esaki et al. Sep 1995
5452296 Shimizu Sep 1995
5454299 Thessin et al. Sep 1995
5455820 Yamada Oct 1995
5455825 Lauer et al. Oct 1995
5457687 Newman Oct 1995
5459743 Fukuda et al. Oct 1995
5461611 Drake Jr. et al. Oct 1995
5463620 Sriram Oct 1995
5463628 Sorensen Oct 1995
5463629 Ko Oct 1995
5463775 DeWitt et al. Oct 1995
5465331 Yang et al. Nov 1995
5465365 Winterbottom Nov 1995
5467342 Logston et al. Nov 1995
5467350 Price et al. Nov 1995
5469003 Kean Nov 1995
5473608 Gagne et al. Dec 1995
5475679 Munter Dec 1995
5479401 Bitz et al. Dec 1995
5479402 Hata et al. Dec 1995
5483526 Ben-Nun et al. Jan 1996
5485453 Wahlman et al. Jan 1996
5485455 Dobbins et al. Jan 1996
5487063 Kakuma et al. Jan 1996
5488606 Kakuma et al. Jan 1996
5491691 Shtayer et al. Feb 1996
5491694 Oliver et al. Feb 1996
5493566 Ljunberg et al. Feb 1996
5497369 Wainwright Mar 1996
5499238 Shon Mar 1996
5504741 Yamanaka et al. Apr 1996
5504742 Kakuma et al. Apr 1996
5506834 Sekihata et al. Apr 1996
5506839 Hatta Apr 1996
5506956 Cohen Apr 1996
5509001 Tachibana et al. Apr 1996
5509007 Takashima et al. Apr 1996
5513134 Cooperman et al. Apr 1996
5513178 Tanaka Apr 1996
5513180 Miyake et al. Apr 1996
5515359 Zheng May 1996
5517495 Lund et al. May 1996
5519690 Suzuka et al. May 1996
5521905 Oda et al. May 1996
5521915 Dieudonne et al. May 1996
5521916 Choudhury et al. May 1996
5521917 Watanabe et al. May 1996
5521923 Willmann et al. May 1996
5523999 Takano et al. Jun 1996
5524113 Gaddis Jun 1996
5526344 Diaz et al. Jun 1996
5528588 Bennett et al. Jun 1996
5528590 Iidaka et al. Jun 1996
5528591 Lauer Jun 1996
5530695 Digne et al. Jun 1996
5533009 Chen Jul 1996
5533020 Byrn et al. Jul 1996
5535196 Aihara et al. Jul 1996
5535197 Cotton Jul 1996
5537394 Abe et al. Jul 1996
5541912 Choudhury et al. Jul 1996
5544168 Jeffery et al. Aug 1996
5544169 Norizuki et al. Aug 1996
5544170 Kasahara Aug 1996
5546389 Wippenbeck et al. Aug 1996
5546391 Hochschild et al. Aug 1996
5546392 Boal et al. Aug 1996
5550821 Akiyoshi Aug 1996
5550823 Irie et al. Aug 1996
5553057 Nakayama Sep 1996
5553068 Aso et al. Sep 1996
5555243 Kakuma et al. Sep 1996
5555265 Kakuma et al. Sep 1996
5557607 Holden Sep 1996
5568479 Watanabe et al. Oct 1996
5570361 Norizuki et al. Oct 1996
5570362 Nishimura Oct 1996
5572522 Calamvokis et al. Nov 1996
5577032 Sone et al. Nov 1996
5577035 Hayter et al. Nov 1996
5583857 Souiyama et al. Dec 1996
5583858 Hanoaka Dec 1996
5583861 Holden Dec 1996
5590132 Ishibashi et al. Dec 1996
5602829 Nie et al. Feb 1997
5606552 Baldwin et al. Feb 1997
5610913 Tomonagawa et al. Mar 1997
5623405 Isono Apr 1997
5625846 Kobayakawa et al. Apr 1997
5633861 Hanson et al. May 1997
5712853 Mathure et al. Jan 1998
5724348 Basso et al. Mar 1998
5805568 Shinbashi Sep 1998
Non-Patent Literature Citations (8)
Entry
Head Of Line Arbitration in ATM Switches Input-Output Buffering and Backpressure Control. By Hosein F. Badran and H. T. Mouftah, Globecom '91, pp. 0347-0351.
An Ascom Timeplex White Paper, Meeting Critical with Scalable Enterprise Networking Solutions Based on a Unified ATM Foundation, pp. 1-12, Apr. 1994.-Apr. 1995?
Douglas H. Hunt, ATM Traffic Management--Another Perspective, Business Communications Review, Jul. 1994.
Richard Bubenik et al. Leaf Initiated Join Extensions, Technical Committee, Signaling Subworking Group, ATM Forum/94-0325R1, Jul. 1, 1994.
Douglas H. Hunt et al., Flow Controlled Virtual Connections Proposal for ATM Traffic Management (Revision R2) Traffic Management Subworking Group, ATM-Forum/94-0632R2, Aug. 1994.
Introduction to Networking, http://www.ics.muni.cz/cisco/data/doc/cinternet/ito/55016.htm, 1995.
Asynchronous Transfer Mode, http://www.ics.muni.cz/cisco/data/doc/cinternet/ito/55755.htm, 1995.
SITA: Atm RFP: C-Overall Technical Requirements, Sep. 1994.