The present invention relates to the field of power supplies. More particularly, the present invention relates to a power sequencing circuit for a power supply apparatus.
In many applications a voltage regulator is required to provide a voltage within a predetermined range. Some circuits are subject to uncertain and undesirable functioning and even irreparable damage if an input power supply falls outside a certain range.
Many power supplies include power sequencing circuits to control the initial stages of a power supply during turn-on. Power sequencers help control high inrush current and limit power converter turn-on noise. Conventional power sequencing circuits provide a converter enable signal for enabling power converter circuits included within the power supply. The disadvantage of conventional power sequencers include that the charging control signal is either on or off and when turning on does not limit inrushes of current experienced by power supply input circuits. The result is that the input inrush of current is delayed but peak amplitude and spikes are not otherwise limited.
Conventional power sequencers for DC input power supplies do not provide a way to delay the power converter turn-on until the charging of the upstream filter capacitor(s) is actually complete. This is because the conventional sequencers provide only a time-based delay function that does not account for the effect of different input voltages on the charging time of the upstream filter capacitor(s).
Conventional power sequencers also do not limit inrush current for a wide range of input voltages and function optimally only in a narrow range of input voltages. In addition conventional sequencers typically use costly power sequencing integrated circuits (ICs). IC sequencers are difficult to debug and require trial and error in the lab to find the optimal solution.
Accordingly, it is desirable to have a simple discrete analog control circuit that would provided a power sequencing solution that is much more economical, efficient and better suited for limiting inrush current to DC input power converters.
In accordance with a first aspect of the present invention, a regulated power supply apparatus is provided. The apparatus includes a converter circuit configured to generate a regulated AC or DC output voltage signal from an unregulated DC input voltage signal. The unregulated input voltage signal is generated from an unregulated DC voltage source. The converter circuit includes an unregulated voltage signal input terminal and an enable signal input terminal. A power sequencing circuit includes an unregulated DC voltage source input terminal and is configured for coupling an unregulated voltage signal to the unregulated voltage signal input terminal. The power sequencing circuit includes an enable output coupled to the enable signal input terminal. The power sequencing circuit includes a power limiting circuit and a trigger circuit. The power sequencing circuit is configured to limit spikes of inrush current such as occur during hot swapping to only a few amps, for example 3 or 4 amps. Inrush current without the present power sequencing circuit typically can range between 1000 to 2000 amps for durations of 100s of microseconds.
The power limiting circuit includes a first cascade of discrete analog components as controls for a first switching element and the trigger circuit includes a second cascade of discrete analog components as controls for a second switching element. The first cascade includes a resistor and a capacitor in parallel coupled between a first and a second terminal of the first switching element. The first cascade is configured as a charge control circuit in the power limiting circuit for controlling a rate of charge of a first filter network. The first cascade includes a zener diode coupled in parallel. The second cascade includes a resistor and a capacitor in parallel coupled between a first and a second terminal of the second switching element. The first and second switching elements are semiconductor switches.
The first filter network is coupled upstream of the converter circuit and a second filter network may optionally be coupled downstream of the converter circuit. In an exemplary embodiment, the converter circuit is a DC to DC bus converter circuit and the regulated power supply apparatus is a fan controller circuit.
In other aspects of the present invention, a method of regulating a power supply apparatus in generating a regulated voltage signal is provided.
Other features of the present invention will become apparent from consideration of the following description taken in conjunction with the accompanying drawings.
The novel features of the invention are set forth in the appended claims. However, for purposes of explanation, several embodiments of the invention are set forth in the following figures.
In the following description, numerous details and alternatives are set forth for the purpose of explanation. However, one of ordinary skill in the art will realize that the invention can be practiced without the use of these specific details. In other instances, well-known structures and devices are shown in block diagram form in order not to obscure the description of the invention with unnecessary detail.
Turning to
The unregulated voltage source 120 generally comprises a DC voltage source. The unregulated voltage source 120 can include an AC input terminal coupled with a bridge rectifier (not shown). The unregulated voltage source 120 can be configured to receive an AC input signal from an AC line or AC source. In one embodiment, the AC input signal can have a voltage potential at a “low-line” range (85VAC-132VAC). Alternatively, the AC input signal can have a voltage potential at a “high-line” (180VAC-264VAC) range. The AC input signal can be coupled from the AC input terminal to the bridge rectifier. The bridge rectifier can generate an unregulated voltage signal. In an exemplary embodiment, the unregulated voltage signal comprises a DC voltage signal. The unregulated voltage signal can be coupled to the power sequencing circuit 140.
The power sequencing circuit 140 receives the unregulated voltage signal and generates an enable signal ENB that is coupled to the converter circuit 160. The power sequencing circuit 140 limits current spikes during apparatus 100 turn-on. The power sequencing circuit 140 delays turn-on of the converter circuit 160 until turn-on voltage and current have properly stabilized. The power sequencing circuit 140 couples the unregulated voltage signal from the unregulated voltage source 120 to the converter circuit 160. The power sequencing circuit 140 can include EMI filtering to reduce turn-on noise of the converter circuit 160. The power sequencing circuit 140 is configured to limit spikes of inrush current such as occur during hot swapping to only a few amps, for example 3 or 4 amps. The spikes of inrush current are limited for a duration of approximately one microsecond. Inrush current and spikes without the present power sequencing circuit 140 typically can range between 1000 to 2000 amps for durations of 100s of microseconds.
The converter circuit 160 receives the enable signal from the power sequencing circuit 140. The enabled converter circuit 160 receives the unregulated voltage signal from the power sequencing circuit 140 and then the converter circuit 160 generates a regulated voltage signal. The converter circuit 160 can be configured as a step down converter circuit. The converter circuit 160 couples the regulated voltage signal to the load circuit 180. In an exemplary embodiment, a downstream filter can be included downstream of the converter circuit 160 coupled between the converter circuit 160 and the load circuit 180. In one embodiment the load circuit 180 can be a logic board within a telecommunications equipment chassis. In another embodiment, the load can be a fan or fan tray such as is commonly used to cool a telecommunications equipment shelf or chassis. Other embodiments are not excluded.
The trigger circuit 148 is coupled with the filter circuit 146 and includes an enable signal output terminal. The trigger circuit 148 couples the unregulated voltage signal to the converter circuit 160. The trigger circuit 148 detects a level of charge of capacitive elements of the filter circuit 146. The trigger circuit 148 generates the enable signal when the capacitive elements of the filter circuit 146 have fully charged. The enable signal is then coupled to the converter circuit 160.
Turning to
The unregulated voltage source 202 generally comprises a DC voltage source. The unregulated voltage source 202 can include an AC input terminal (not shown) coupled with a bridge rectifier (not shown), it may optionally include a motor/generator and/or an array of storage batteries. The unregulated voltage source 202 can be configured to receive an AC input signal from an AC line or AC source. In one embodiment, the AC input signal can have a voltage potential at a “low-line” range (85VAC-132VAC). Alternatively, the AC input signal can have a voltage potential at a “high-line” (180VAC-264VAC) range. The AC input signal can be coupled from the AC input terminal to the bridge rectifier. A fusible link or fuse element can be coupled between the AC input terminal and the bridge rectifier. The bridge rectifier can generate an unregulated voltage signal. In an exemplary embodiment, the unregulated voltage signal comprises a DC voltage signal of 32-75 volts DC at the output of an array of storage batteries in a telecommunications equipment facility. In still another embodiment, the unregulated voltage signal comprises a DC voltage signal of 48 volts DC which is the standard operating voltage of the array of batteries. The unregulated voltage signal can be coupled to the power sequencing circuit 230.
The power sequencing circuit 230 generally comprises a power limiting circuit 141 coupled with a filter circuit 146 that is coupled with a bus converter turn-on or trigger circuit 148. The power limiting circuit 141 comprises coupling a cathode of each semiconductor diode 204, 206 to an input terminal ‘Vs’. In an exemplary embodiment, the semiconductor diode 204 comprises a zener diode. The anode of the semiconductor diode 204 is coupled to a first terminal of a resistor 208. The anode of the semiconductor diode 206 is coupled to a first terminal of a resistor 212. A second terminal of the resistor 208 is coupled with a first terminal of a resistor 210. A second terminal of the resistor 212 is coupled with a first terminal of an input capacitor 214 and the first terminal of the resistor 210. A cathode of a semiconductor diode 218 is coupled with the first terminal of the input capacitor 214 and a first terminal of a first switching element 220. In an exemplary embodiment, the semiconductor diode 218 comprises a zener diode. An anode of the semiconductor diode 218 is coupled to a second terminal of the first switching element 220 and coupled to a second terminal of the resistor 210 and a second terminal of the input capacitor 214. The first switching element 220 comprises a semiconductor switch. Any number of semiconductor switches known to a person of skill in the art can be used. In an exemplary embodiment, the first switching element 220 comprises a MOSFET (metal-oxide-semiconductor field-effect transistor) transistor. In the exemplary embodiment the values of the zener diodes 204, 218, the resistors 208, 210 and the capacitor 214 are chosen to control and protect the gate charge of the MOSFET 220 so that it ramps up in a controlled manner through its activation phase of the controller operation and discharges rapidly during the shut-down phase. The operation of this circuit is similar to that described in co-pending patent application Ser. No. 11/938,098, filed on or about Nov. 9, 2007, and entitled “POWER FILTER,” which is hereby incorporated by reference in its entirety. It must be understood that the series circuit path through the zener diodes 204, 218 interacts with the active gate voltage threshold of the switching element 220 to determine an input voltage range below which the switching element 220 will be turned off, and above which the switching 220 element will be turned on. The rate at which the switching element 220 turns on is controlled by the zener diode 204, the resistors 208, 210 and the capacitor 214. The zener diode 218 limits the maximum control voltage applied to the switching device 220. The diode 206 and resistor 212 serve to rapidly discharge capacitor 214 when the input voltage drops below a defined threshold, thereby turning off the switching element 220.
The filter circuit 146 comprises a first terminal of an inductive element 224 coupled with the cathode of the semiconductor diode 206 and coupled with a first terminal of a filter capacitor 222. A second terminal of an inductive element 224 is coupled with a first terminal of a filter capacitor 226 and coupled with a first terminal of a filter capacitor 232. A second terminal of the filter capacitor 222 is coupled with a first terminal of an inductive element 228 and coupled with a third terminal of the first switching element 220. The second terminal of the inductive element 228 and coupled with a second terminal of the filter capacitor 226 and a second terminal of the filter capacitor 232.
The trigger circuit 148 comprises a first terminal of a resistor 236 coupled with the cathode of the semiconductor diode 218 and a second terminal of the resistor 236 coupled with an anode of a semiconductor diode 238. A first terminal of a resistor 242 is coupled with the second terminal of the inductive element 224 and coupled with a first terminal of a resistor 248. A second terminal of the resistor 242 is coupled with a cathode of a semiconductor diode 244. A cathode of the semiconductor diode 238 and an anode of the semiconductor diode 244 are each coupled with a first terminal of a second switching element 250. A second terminal of the resistor 248 is coupled with a second terminal of the second switching element 250. A first terminal of a resistor 240 and a first terminal of a capacitor 246 are also each coupled with the first terminal of a second switching element 250. A first terminal of the resistor 240 is coupled with the second terminal of the inductive element 228 and coupled with a second terminal of the capacitor 246. The second terminal of the capacitor 246 is coupled with a third terminal of the second switching element 250. The second switching element 250 comprises a semiconductor switch. Any number of semiconductor switches known to a person of skill in the art can be used. In an exemplary embodiment, the second switching element 250 comprises a MOSFET transistor. The connection between the gate of the first switching element 220 in the charging control circuit 144 and resistor 236 in the trigger circuit 148 coordinates the behavior between these two control elements to create the desired sequence of operation. The behavior of the combined circuits ensures that the second switching element 250 does not turn-on until after the first switching element has fully turned-on and the voltage across the capacitors 222, 226, 232 in the filter circuit 146 is close to the average unregulated input voltage. When the charge voltage in the filter circuit 146 approaches its stable value, capacitor 246 in the trigger circuit 148 will begin to charge. After the charging delay of capacitor 246 the control gate to switching element 250 is activated.
The converter circuit 260 comprises an isolated buck-type converter and generally includes a switching circuit 262 coupled with an isolation transformer 264. The isolation transformer 264 is coupled with the load circuit 280. The converter circuit 260 includes an unregulated voltage signal input terminal Vin, an enable signal input terminal ‘ENB’ and a regulated signal output terminal ‘Vout’. The second terminal of the inductive element 224 is coupled with a high line of the unregulated voltage signal input terminal Vin. The second terminal of the second switching element 250 is coupled with the enable signal input terminal ENB. The third terminal of the second switching element 250 is coupled with a low line of the unregulated voltage signal input terminal Vin.
The converter circuit 260 includes the high and low line unregulated voltage signal input terminals Vin+, Vin− coupled with the switching circuit 262 which is coupled with the isolation transformer 264. The switching circuit 262 comprises a semiconductor switch. Any number of semiconductor switches known to a person of skill in the art can be used. In an exemplary embodiment, the switching circuit 262 comprises a MOSFET transistor. The converter circuit 260 can be provided with several different configurations. In an exemplary embodiment, the converter circuit 260 can be configured as a single switch forward converter. A person of skill in the art will appreciate that a two-switch and a four-switch configuration can be substituted for the switching circuit 262. For example, the two-switch configuration (not shown) can comprise a half-bridge converter or even a push-pull converter. The four switch configuration (not shown) can comprise a full-bridge converter.
The isolation transformer 264 includes a primary 264A and a secondary 264B. A turns-ratio of the isolation transformer 264 can be a value that depends on a voltage value chosen for an output voltage Vout. A first terminal of the secondary 264B is coupled with an output filter or downstream filter circuit 270. A second terminal of the secondary 264B is also coupled with the downstream filter circuit 270.
Although the converter circuit 260 in the embodiment is described as an isolating buck-type converter, the reader will understand that any type of isolating or non-isolating DC converter or regulator can be employed when practicing the invention.
The downstream filter circuit 270 includes a first terminal of the filter capacitor 272 and a first terminal of the filter capacitor 274 coupled with a high line of the regulated signal output terminal. A second terminal of the filter capacitor 272 and a second terminal of the filter capacitor 274 are coupled with a low line of the regulated signal output terminal Vout−. In an alternative embodiment, the downstream filter circuit 270 can include inductive elements. In still another embodiment, the downstream filter circuit 270 can include additional filter capacitors. The value of the filter capacitors can be chosen depending on the application and desired value for Vout.
The load circuit 280 is coupled with the downstream filter circuit 270 and can comprise a variety of DC loads. In an exemplary embodiment, the load circuit comprises a fan or fan tray used for collong electronics equipment. In another exemplary embodiment the load circuit consists of a plurality of logic elements packaged as a circuit board or circuit pack.
The converter circuit 260 includes a pulse width modulation (PWM) module (not shown). The PWM module is used in controlling a duty cycle of the switching circuit 262. The PWM module regulates the output voltage Vout by sampling the output voltage Vout and adjusting the duty cycle of the switching circuit 262 to a higher or lower frequency until the output voltage Vout is approximately equal to a target voltage for Vout. A feedback loop (not shown) can be utilized to provide sensing of the output voltage Vout to the PWM module. PWM modules are commonly used in this manner and a person of skill in the art will appreciate this means as well as other means to regulate the output voltage Vout.
Turning to
At the step 320, the power sequencing circuit 230 couples the unregulated voltage signal to an unregulated voltage signal input terminal of the converter circuit 260. The converter circuit comprises the switching circuit 262 and the isolation transformer 264. The converter circuit 260 is configured to generate the regulated voltage signal from the unregulated voltage signal that is generated from the unregulated voltage source 202. The converter circuit 260 includes the unregulated voltage signal input terminal Vin, the enable signal input terminal ENB and the regulated signal output terminal Vout.
At the step 330, an input current of the unregulated voltage signal is controlled and coupled to the converter circuit 260 using the power limiting circuit 141. The power limiting circuit 141 includes the first cascade of discrete analog components as controls for the first switching element 220. In an exemplary embodiment, the first cascade and the second cascade of discrete analog components are interconnected and configured so that they operate sequentially. The trigger circuit 148 includes the second cascade of discrete analog components as controls for the second switching element 250. The power limiting circuit 141 reduces power spikes received by the converter circuit 260. The power limiting circuit 141 also includes a charge control circuit comprising the first cascade of discrete analog components that controls a rate of charge of the filter circuit 146 with use of the input capacitor 214. A charge rate of the input capacitor is dependent on the value chosen for the input capacitor 214. The power sequencing circuit 230 is configured to limit spikes of in rush current such as occur during hot swapping to only a few amps, for example 3 or 4 amps. The spikes of in rush current are limited for a duration of approximately one microsecond. In rush current without the present power sequencing circuit 230 typically can range between 1000 to 2000 amps for durations of 100s of microseconds.
At the step 332, the enable signal is generated to the converter circuit 260 using the power sequencing circuit 230. The enable signal is generated when the trigger circuit 148 has detected a predetermined voltage value of the charging filter circuit 146. The predetermined voltage value is reached when the filter circuit 146 has fully charged. The predetermined voltage value can be set depending on the values chosen for the components of the second cascade of discrete analog controls.
At the step 335, the regulated voltage signal is generated as an output signal using the converter circuit 260. The converter circuit 260 receives the enable signal from the trigger circuit 148 at the enable signal input terminal ENB. The regulated voltage signal is received at the downstream filter circuit 270 and the load circuit 280.
At the step 340, the first cascade of the discrete analog components is configured such that the input capacitor 214 rapidly discharges when the value of an input voltage of the unregulated voltage source 202 drops below a defined threshold. When the input voltage drops below the defined threshold, the first switching element 220 of the power limiting circuit 141 is turned off. The rapid discharge of capacitor 214 ensures the power limiting circuit 141 has very little delay in turning off. The step 340 serves to both rapidly discharge the filter capacitance of the filter circuit 146 through the bus converter 260 to the load 280 and then to shut-down the bus converter 280. When the unregulated voltage source 202 input voltage drops below the operating range there are two important reasons for rapidly discharging the filter capacitance of the filter circuit 146. Safety, since if the fan tray or circuit pack is removed from the shelf or chassis it is important to prevent hazardous voltages on an exposed module associated with the removed fan tray. Reliability, since it is important to prevent the load 280 from operating outside its proper operating range. The method terminates at the step 350.
While the invention has been described with reference to numerous specific details, one of ordinary skill in the art will recognize that the invention can be embodied in other specific forms without departing from the spirit of the invention. Thus, one of ordinary skill in the art will understand that the invention is not to be limited by the foregoing illustrative details, but rather is to be defined by the appended claims.
This application claims priority under 35 U.S.C. §119(e) of the co-pending U.S. Provisional Application Ser. No. 61/007,666 filed on Dec. 14, 2007, and entitled “COORDINATED POWER SEQUENCING TO LIMIT INRUSH CURRENTS AND ENSURE OPTIMUM FILTERING,” which is hereby incorporated by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
4051425 | Smith | Sep 1977 | A |
4273406 | Okagami | Jun 1981 | A |
4563731 | Sato et al. | Jan 1986 | A |
4645278 | Yevak et al. | Feb 1987 | A |
4695933 | Nguyen et al. | Sep 1987 | A |
4712160 | Sato et al. | Dec 1987 | A |
4788626 | Neidig et al. | Nov 1988 | A |
4806110 | Lindeman | Feb 1989 | A |
4841220 | Tabisz et al. | Jun 1989 | A |
4857822 | Tabisz et al. | Aug 1989 | A |
4866367 | Ridley et al. | Sep 1989 | A |
4890217 | Conway | Dec 1989 | A |
4893227 | Gallios et al. | Jan 1990 | A |
4899256 | Sway-Tin | Feb 1990 | A |
4975821 | Lethellier | Dec 1990 | A |
5090919 | Tsuji | Feb 1992 | A |
5101322 | Ghaem et al. | Mar 1992 | A |
5132890 | Blandino | Jul 1992 | A |
5164657 | Gulczynski | Nov 1992 | A |
5235491 | Weiss | Aug 1993 | A |
5262932 | Stanley et al. | Nov 1993 | A |
5295044 | Araki et al. | Mar 1994 | A |
5365403 | Vinciarelli et al. | Nov 1994 | A |
5438294 | Smith | Aug 1995 | A |
5490052 | Yoshida et al. | Feb 1996 | A |
5565761 | Hwang | Oct 1996 | A |
5565781 | Dauge | Oct 1996 | A |
5592128 | Hwang | Jan 1997 | A |
5673185 | Albach et al. | Sep 1997 | A |
5712772 | Telefus et al. | Jan 1998 | A |
5742151 | Hwang | Apr 1998 | A |
5747977 | Hwang | May 1998 | A |
5786687 | Faulk | Jul 1998 | A |
5790395 | Hagen | Aug 1998 | A |
5798635 | Hwang et al. | Aug 1998 | A |
5804950 | Hwang et al. | Sep 1998 | A |
5811895 | Suzuki et al. | Sep 1998 | A |
5818207 | Hwang | Oct 1998 | A |
5838554 | Lanni | Nov 1998 | A |
5859771 | Kniegl | Jan 1999 | A |
5870294 | Cyr | Feb 1999 | A |
5894243 | Hwang | Apr 1999 | A |
5903138 | Hwang et al. | May 1999 | A |
5905369 | Ishii et al. | May 1999 | A |
5923543 | Choi | Jul 1999 | A |
6058026 | Rozman | May 2000 | A |
6069803 | Cross | May 2000 | A |
6091233 | Hwang et al. | Jul 2000 | A |
6091611 | Lanni | Jul 2000 | A |
6160725 | Jansen | Dec 2000 | A |
6183302 | Daikuhara et al. | Feb 2001 | B1 |
6272015 | Mangtani | Aug 2001 | B1 |
6275397 | McClain | Aug 2001 | B1 |
6282092 | Okamoto et al. | Aug 2001 | B1 |
6323627 | Schmiederer et al. | Nov 2001 | B1 |
6326740 | Chang et al. | Dec 2001 | B1 |
6344980 | Hwang et al. | Feb 2002 | B1 |
6388897 | Ying et al. | May 2002 | B1 |
6390854 | Yamamoto et al. | May 2002 | B2 |
6396277 | Fong et al. | May 2002 | B1 |
6407514 | Glaser et al. | Jun 2002 | B1 |
6459175 | Potega | Oct 2002 | B1 |
6469914 | Hwang et al. | Oct 2002 | B1 |
6469980 | Takemura et al. | Oct 2002 | B1 |
6483281 | Hwang | Nov 2002 | B2 |
6487095 | Malik et al. | Nov 2002 | B1 |
6487098 | Malik et al. | Nov 2002 | B2 |
6531854 | Hwang | Mar 2003 | B2 |
6541944 | Hwang | Apr 2003 | B2 |
6549409 | Saxelby et al. | Apr 2003 | B1 |
6583999 | Spindler et al. | Jun 2003 | B1 |
6605930 | Hwang | Aug 2003 | B2 |
6657417 | Hwang | Dec 2003 | B1 |
6671189 | Jansen et al. | Dec 2003 | B2 |
6674272 | Hwang | Jan 2004 | B2 |
6775162 | Mihai et al. | Aug 2004 | B2 |
6894461 | Hack et al. | May 2005 | B1 |
6919715 | Muratov et al. | Jul 2005 | B2 |
6958920 | Mednik et al. | Oct 2005 | B2 |
6970366 | Apeland et al. | Nov 2005 | B2 |
7035126 | Lanni | Apr 2006 | B1 |
7038406 | Wilson | May 2006 | B2 |
7047059 | Avrin et al. | May 2006 | B2 |
7064497 | Hsieh | Jun 2006 | B1 |
7102251 | West | Sep 2006 | B2 |
7139180 | Herbert | Nov 2006 | B1 |
7202640 | Morita | Apr 2007 | B2 |
7208833 | Nobori et al. | Apr 2007 | B2 |
7212420 | Liao | May 2007 | B2 |
7274175 | Manolescu | Sep 2007 | B2 |
7286376 | Yang | Oct 2007 | B2 |
7324354 | Joshi et al. | Jan 2008 | B2 |
7386286 | Petrovic et al. | Jun 2008 | B2 |
7450388 | Beihoff et al. | Nov 2008 | B2 |
7499301 | Zhou | Mar 2009 | B2 |
7545256 | O'Toole et al. | Jun 2009 | B2 |
7564706 | Herbert | Jul 2009 | B1 |
7570497 | Jacques et al. | Aug 2009 | B2 |
7639520 | Zansky et al. | Dec 2009 | B1 |
7701305 | Lin et al. | Apr 2010 | B2 |
7764515 | Jansen et al. | Jul 2010 | B2 |
20020008963 | Dibene, II et al. | Jan 2002 | A1 |
20020011823 | Lee | Jan 2002 | A1 |
20030035303 | Balakrishnan et al. | Feb 2003 | A1 |
20040183510 | Sutardja et al. | Sep 2004 | A1 |
20040228153 | Cao et al. | Nov 2004 | A1 |
20050024016 | Breen et al. | Feb 2005 | A1 |
20050105224 | Nishi | May 2005 | A1 |
20050117376 | Wilson | Jun 2005 | A1 |
20050138437 | Allen et al. | Jun 2005 | A1 |
20050194942 | Hack et al. | Sep 2005 | A1 |
20050225257 | Green | Oct 2005 | A1 |
20050281425 | Gruet et al. | Dec 2005 | A1 |
20060022637 | Wang et al. | Feb 2006 | A1 |
20060152947 | Baker et al. | Jul 2006 | A1 |
20070247091 | Maiocchi | Oct 2007 | A1 |
20080191667 | Kernahan et al. | Aug 2008 | A1 |
20090290385 | Jungreis et al. | Nov 2009 | A1 |
20100289466 | Telefus | Nov 2010 | A1 |
20100322441 | Weiss et al. | Dec 2010 | A1 |
Number | Date | Country |
---|---|---|
4217869 | Aug 1992 | JP |
10243640 | Sep 1998 | JP |
2000083374 | Mar 2000 | JP |
2000253648 | Sep 2000 | JP |
2004208357 | Jul 2004 | JP |
Number | Date | Country | |
---|---|---|---|
61007666 | Dec 2007 | US |