Hiroshi Murata, Kunihiro Fujiyoshi, Shigetoshi Nakatake, Yoji Kajitani, "Rectangle-Packing-Based Module Placement", IEEE/ACM International Conference on Computer Aided Design, Nov. 5-9, 1995, pp. 472-479. |
G. Vijayan, R. S. Tsay, "Floorplanning by Topological Constraint Reduction", IEEE 1990, pp. 106-109. |
K. Shahookar, and P. Mazumder, "VLSI cell placement techniques", ACM Comput. Surv. 23, 2, pp. 143-220, Jun. 1991. |
Brouwer, R.J.; Banerjee, P. "A parallel simulated annealing algorithm for channel routing on a hypercube multiprocessor", Computer Design: VLSI in Computers and Processors, 1988. ICCD '88., Proceedings of the 1988 IEEE International Conference on., Pag, Oct. 1988. |
Nag, S.K.; Rutenbar, R.A., "Performance-driven simultaneous place and route for island-style FPGAs", Computer-Aided Design, Nov. 1995, ICCAD-95. Digest of Technical Papers., 1995 IEEE/ACM International Conference on, pp. 332-338. |
Sechen, Carl, "VLSI Placement and Global Routing Using Simulated Annealing", Chapters 3-4, pp. 51-139. Kluwer Academic Publishers. Boston, Dec. 1988. |