Claims
- 1. A circuit comprising:
a transistor with a floating gate; a capacitor structure for extracting charge from the gate; and a counteracting circuit to prevent extracting charge beyond a threshold.
- 2. The circuit of claim 1, wherein the transistor is a pFET injection transistor.
- 3. The circuit of claim 2, further comprising:
a coupling capacitor coupled between the floating gate and a source of the injection transistor.
- 4. The circuit of claim 1, wherein extracting is performed by tunneling.
- 5. The circuit of claim 1, wherein the transistor is an nFET transistor.
- 6. The circuit of claim 1, wherein the threshold is a preset amount of electrical current.
- 7. The circuit of claim 6, wherein the preset amount of electrical current is associated with a minimum channel current required to maintain a conducting channel in the transistor.
- 8. The circuit of claim 1, wherein the threshold is a preset amount of charge.
- 9. The circuit of claim 1, wherein the threshold is a preset electrical potential.
- 10. The circuit of claim 1, wherein the capacitor structure is made from a MOSFET structure.
- 11. The circuit of claim 1, wherein the counteracting circuit is adapted to add charge to the gate.
- 12. The circuit of claim 1, wherein the counteracting circuit is coupled to a drain of the transistor.
- 13. The circuit of claim 1, wherein the counteracting circuit includes a current source.
- 14. The circuit of claim 14, wherein the counteracting circuit includes a transistor having a gate coupled to a reference voltage.
- 15. The circuit of claim 1, wherein the counteracting circuit includes:
a current sensor to monitor a drain current of the memory cell and to generate a trigger event when the threshold is reached, and a pulse driver to add charge to the gate responsive to the trigger event.
- 16. The circuit of claim 15, wherein the current sensor includes:
a current sense amplifier, and a controller to provide a control signal responsive to the trigger event, and the pulse driver adds charge responsive to the control signal.
- 17. The circuit of claim 15, wherein the threshold is a preset amount of electrical current.
- 18. The circuit of claim 17, wherein the preset amount of electrical current is associated with a minimum channel current required to maintain a conducting channel in the transistor.
- 19. The circuit of claim 1, wherein the counteracting circuit includes a cutoff switch, and
a sensor to trigger the cutoff switch when the threshold is reached.
- 20. The circuit of claim 19, wherein the cutoff switch is arranged to prevent a high voltage from being applied to the capacitor structure.
- 21. The circuit of claim 19, wherein the cutoff switch is arranged to prevent a power supply from being applied to a terminal of the transistor.
- 22. The circuit of claim 19, wherein the cutoff switch is arranged to prevent a power supply from being applied to a well of the transistor.
- 23. A circuit comprising:
a first transistor with a first floating gate; a first capacitor structure for extracting charge from the first gate; a second transistor with a second floating gate; a second capacitor structure for extracting charge from the second gate; and a counteracting circuit to prevent extracting charge from the first and second gates beyond a threshold.
- 24. The circuit of claim 23, wherein the counteracting circuit is adapted to add charge to the first and second gates.
- 25. The circuit of claim 23, wherein the counteracting circuit is coupled to drains of the first and second transistors.
- 26. The circuit of claim 23, wherein the counteracting circuit includes a current source.
- 27. The circuit of claim 23, wherein the counteracting circuit includes:
a cutoff switch, and a sensor to trigger the cutoff switch when the threshold is reached.
- 28. The circuit of claim 27, wherein the cutoff switch is arranged to prevent a high voltage from being applied to the first and second capacitor structures.
- 29. The circuit of claim 27, wherein the cutoff switch is arranged to prevent a power supply from being applied to a terminal of the first transistor and to a terminal of the second transistor.
- 30. The circuit of claim 27, wherein the cutoff switch is arranged to prevent a power supply from being applied to a well of the first transistor and to a well of the second transistor.
- 31. A memory device comprising:
means for extracting charge from a floating gate of a transistor; and means for counteracting the extraction of charge if an extraction threshold is sensed.
- 32. The device of claim 31, wherein the extraction threshold is sensed by sensing a preset current.
- 33. The device of claim 32, wherein the preset current is associated with a minimum channel current required to maintain a conducting channel in the transistor.
- 34. The device of claim 31, wherein the extraction threshold is sensed by sensing a potential.
- 35. The device of claim 31, wherein the counteracting means adds charge to the gate.
- 36. The device of claim 31, wherein the extracting means applies a high voltage to a capacitor structure.
- 37. The device of claim 36, wherein the counteracting means switches off the high voltage.
- 38. The device of claim 31, wherein the counteracting means switches off power to a terminal of the transistor.
- 39. The device of claim 31, wherein the counteracting means switches off power to a well of the transistor.
- 40. A method comprising:
extracting charge from a floating gate of a transistor; and if an extraction threshold is sensed, counteracting the extraction of charge.
- 41. The method of claim 40, wherein the extraction threshold is sensed by sensing a preset current.
- 42. The method of claim 41, wherein the preset current is associated with a minimum channel current required to maintain a conducting channel in the transistor.
- 43. The method of claim 40, wherein the extraction threshold is sensed by sensing a potential.
- 44. The method of claim 40, wherein counteracting is performed by adding charge to the gate.
- 45. The method of claim 40, wherein the charge is extracted by applying a high voltage to a capacitor structure.
- 46. The method of claim 45, wherein counteracting is performed by switching off the high voltage.
- 47. The method of claim 40, wherein counteracting is performed by switching off power to a terminal of the transistor.
- 48. The method of claim 40, wherein counteracting is performed by switching off power to a well of the transistor.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation-in-part of co-pending U.S. patent application Ser. No. 10/245,183, entitled “Method and Apparatus for Preventing Overtunneling in pFET-Based Nonvolatile Memory Cells”, filed on Sep. 16, 2002, in the name of the same inventors and commonly owned herewith.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10245183 |
Sep 2002 |
US |
Child |
10830280 |
Apr 2004 |
US |