Claims
- 1. A current signal comparator, comprising:
- first and second mirroring transistors being supplied a substantially constant current from respective first and second current sources,
- a current input connected to add to the current supplied to at least one of the mirroring transistors,
- said first mirroring transistor being connected to mirror its current to first and second output transistors,
- said second mirroring transistor being connected to mirror its current to third and fourth output transistors,
- said first and third output transistors being connected in series across a voltage source with a first output node therebetween,
- said second and fourth output transistors being connected in series across the voltage source with a second output node therebetween,
- means connected to the first output node for providing a first output signal having a first voltage level when the amplifier input is above a first given current threshold and a second voltage level when the amplifier input is below said first given current threshold, and
- means connected to the second output node for providing a second output signal having the first voltage level when the amplifier input is below said second given current threshold and the second voltage level when the amplifier input is above said second given current threshold.
- 2. The comparator according to claim 1, which additionally comprises means responsive to at least one of said first and second output signals for adding a preset level of current to said current signal input when said at least one of said first and second output signals is at one of said first and second voltage levels and for subtracting said preset level of current from said current signal input when said at least one of said first and second output signals is at the other of said first and second voltage levels, whereby hysteresis is provided.
- 3. The comparator according to claim 2 wherein said means for adding to and subtracting from said current signal input includes at least one current source and a switching network connecting said at least one current source to said current signal input with a current direction that is responsive to the voltage level of said at least one of said first and second output signals.
CROSS-REFERENCE TO A RELATED APPLICATION
This is a division of application Ser. No. 08/355,082, filed Dec. 13, 1994, now abandoned, which in turn is a division of Ser. No. 08/248,383, filed May 24, 1994, now U.S. Pat. No. 5,565,815, which is a continuation-in-part of application Ser. No. 08/198,135 filed Feb. 16, 1994, now abandoned, which in turn is a continuation-in-part of application Ser. No. 08/168,435, filed Dec. 17, 1993, now U.S. Pat. No. 5,444,579.
US Referenced Citations (25)
Non-Patent Literature Citations (1)
Entry |
Pierzchala et al., "High Speed Field Programmable Analog Array Architecture Design," FPGA '94, Berkeley, California, Feb. 1994, pp. 1-10. |
Divisions (2)
|
Number |
Date |
Country |
Parent |
355082 |
Dec 1994 |
|
Parent |
248383 |
May 1994 |
|
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
198135 |
Feb 1994 |
|
Parent |
168435 |
Dec 1993 |
|