1. Field of the Invention
The present invention relates to a current control apparatus, and more particularly, to a current control apparatus that can be applied to a bipolar junction transistor (BJT) to prevent temperature measurement errors from occurring when using a dual current mode temperature measurement method to measure the temperature of the BJT.
2. Description of the Prior Art
Please refer to
Ib+Ie+Ic=0
Ie=−(β+1)Ic/β
In addition, a person of average skill in the pertinent art of the BJT should be able to understand about how to use a dual current mode temperature measurement method to measure the temperature of the BJT 100. The dual current mode temperature measurement method measures an emitter current Ie1 and another emitter current Ie2 of the BJT 100 at different times and calculates a temperature measurement result accordingly. However, since the temperature of the BJT is related to a ratio between a collector current Ic1 and another collector current Ic2, when β value of the BJT 100 becomes smaller in the advanced process and varies according to the current variation, the above temperature measurement method is unable to obtain the actual ratio between a collector current Ic1 and another collector current Ic2. Thus, the above condition will result in serious temperature measurement errors.
It is therefore one of the objectives of the present invention to provide a current control apparatus that can be applied to a transistor to prevent temperature measurement errors from occurring when using a dual current mode temperature measurement method to measure the temperature of the transistor, so as to solve the above problem.
In accordance with an embodiment of the present invention, a current control apparatus applied to a transistor is disclosed. The transistor has a control terminal, a first terminal, and a second terminal. The current control apparatus includes: a current control module, a first current mirror module, a second current mirror module, a current subtractor, and a current adjusting module. The current control module is utilized for outputting a current control signal. The first current mirror module has a first output terminal, a second output terminal, and an input terminal. The first output terminal is coupled to the first terminal of the transistor, and the input terminal is coupled to the current control module, and the first current mirror module is utilized for generating a first current mirror current and a second current mirror current, respectively, at the first output terminal and the second output terminal in accordance with the current control signal, wherein there is a predetermined current ratio between the first current mirror current and the second current mirror current, and the transistor generates a second current at the control terminal in accordance with the first current mirror current. The second current mirror module has a first terminal and a second terminal. The first terminal is coupled to the control terminal of the transistor, and the second current mirror module is utilized for generating a third current mirror current at the second terminal of the second current mirror module in accordance with the second current, wherein there is the predetermined current ratio between the second current and the third current mirror current. The current subtractor is coupled between the second output terminal of the first current mirror module and the second terminal of the second current mirror module. The current subtractor is utilized for generating a third current in accordance with the second current mirror current and the third current mirror current. The current adjusting module is coupled to the current subtractor, and utilized for adjusting the third current to a fourth current, wherein there is the fixed current ratio between the fourth current and the third current.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
Certain terms are used throughout the following description and the claims to refer to particular system components. As one skilled in the art will appreciate, manufacturers may refer to a component by different names. This document does not intend to distinguish between components that differ in name but not function. In the following discussion and in the claims, the terms “include”, “including”, “comprise”, and “comprising” are used in an open-ended fashion, and thus should be interpreted to mean “including, but not limited to . . . ” The terms “couple” and “coupled” are intended to mean either an indirect or a direct electrical connection. Thus, if a first device couples to a second device, that connection may be through a direct electrical connection, or through an indirect electrical connection via other devices and connections.
Please refer to
Please refer to
The first current mirror module 220 comprises a second transistor switch 228, a third transistor switch 232, and a third switch element 234. The second transistor switch 228 has a control terminal (i.e., a gate terminal) coupled to the first terminal of the second switch element 224, a first terminal (i.e., a source terminal) coupled to the second voltage source Vd, and a second terminal (i.e., a drain terminal) coupled to the current subtractor 250. The third transistor switch 232 has a control terminal (i.e., a gate terminal) coupled to the first terminal of the second switch element 224 and the control terminal of the second transistor switch 228, a first terminal (i.e., a source terminal) coupled to the second voltage source Vd, and a second terminal (i.e., a drain terminal) coupled to the first terminal of the BJT 100. The third switch element 234 has a control terminal, a first terminal coupled to the control terminal of the second transistor switch 228, and a second terminal coupled to the second terminal of the second transistor switch 228.
The second current mirror module 240 comprises a fourth transistor switch 242 and a fifth transistor switch 244.
The fourth transistor switch 242 has a control terminal (i.e., a gate terminal), a first terminal (i.e., a source terminal) coupled to a first voltage source, and a second terminal (i.e., a drain terminal) coupled to the current subtractor 250.
The fifth transistor switch 244 has a control terminal (i.e., a gate terminal) coupled to the control terminal of the fourth transistor switch 242, a first terminal (i.e., a source terminal) coupled to the first voltage source, and a second terminal (i.e., a drain terminal) coupled to the second terminal of the second current mirror module 240 and the control terminal of the BJT 100.
The current adjusting module 260 comprises a sixth transistor switch 262, a fourth switch element 264, a fifth switch element 266, a seventh transistor switch 268, a sixth switch element 269, and a voltage memorizing module 270. The sixth transistor switch 262 has a control terminal (i.e., a gate terminal), a first terminal (i.e., a source terminal) coupled to the first voltage source, and a second terminal (i.e., a drain terminal) coupled to the current subtractor 250. The fourth switch element 264 has a control terminal, a first terminal, and a second terminal coupled to the control terminal of the sixth transistor switch 262. The fifth switch element 266 has a control terminal, a first terminal coupled to the second terminal of the sixth transistor switch 262, and a second terminal coupled to the control terminal of the sixth transistor switch 262. The seventh transistor switch 268 has a control terminal (i.e., a gate terminal) coupled to the first terminal of the fourth switch element 264, a first terminal (i.e., a source terminal) coupled to the first voltage source, and a second terminal (i.e., a drain terminal) coupled to the second terminal of the sixth transistor switch 262 and the first terminal of the fifth switch element 266. The sixth switch element 269 has a control terminal, a first terminal coupled to the control terminal of the seventh transistor switch 268, and a second terminal coupled to the first voltage source. The voltage memorizing module 270 is coupled between the first voltage source and the control terminal of the sixth transistor switch 262. There is a fixed ratio N/(M−N) between the size of the sixth transistor switch 262 and size of the seventh transistor switch 268. Thus, the present invention can allow the fixed current ratio to be between the fourth current Ic2′ and the third current Ic1′ equal to N/M.
In addition, the first transistor switch 226, the second transistor switch 228, and the third transistor switch 232 element are P-type FETs (such as PMOSFETs) in this embodiment, and the fourth transistor switch 242, the fifth transistor switch 244, the sixth transistor switch 262, and the seventh transistor switch 268 are N-type FETs (such as NMOSFETs). The voltage memorizing module 270 is a capacitor in this embodiment. However, please note that the above embodiment is only for illustrative purposes and is not meant to be a limitation of the present invention. Next, the operating process flow of the current control apparatus 200 in the present invention will be illustrated. When the current control apparatus 200 operates during a first operation period, the first switch element 222, the second switch element 224, the fourth switch element 264, and the fifth switch element 266 are in a conducting state, and the third switch element 234 and the sixth switch element 269 are in an non-conducting state, as shown in
Please refer to
Briefly summarized, the voltage level clamping circuit disclosed by the present invention can be applied to a BJT to prevent temperature measurement errors from occurring when using a dual current mode temperature measurement method to measure the temperature of the BJT.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention.
Number | Date | Country | Kind |
---|---|---|---|
97102354 A | Jan 2008 | TW | national |
Number | Name | Date | Kind |
---|---|---|---|
6166586 | Sanchez et al. | Dec 2000 | A |
6448844 | Cho | Sep 2002 | B1 |
6985028 | Lee et al. | Jan 2006 | B2 |
7023181 | Nakata | Apr 2006 | B2 |
7477094 | Date et al. | Jan 2009 | B2 |
20080024204 | Choy et al. | Jan 2008 | A1 |
Number | Date | Country | |
---|---|---|---|
20090184755 A1 | Jul 2009 | US |