Current control circuit

Information

  • Patent Grant
  • 6646496
  • Patent Number
    6,646,496
  • Date Filed
    Tuesday, June 11, 2002
    22 years ago
  • Date Issued
    Tuesday, November 11, 2003
    20 years ago
Abstract
A current control circuit for maintaining constant current characteristics with respect to power source potential fluctuations has a first resistor with one end connected to a source potential first and second P-channel field effect transistors each having a source connected to the other end of the first resistor and a gate coupled to a gate of the other P-channel FET. The first P-channel FET has a drain directly connected to the mutually coupled gates. A second resistor connects a drain of the second P-channel FET to the mutually coupled gates, and a resistor element connects the mutually coupled gates to a zero potential. A voltage arising at the drain of the second P-channel FET is used as a gate-driving voltage for driving a gate of a current-setting transistor.
Description




BACKGROUND OF THE INVENTION




1. Field of the Invention




The present invention relates generally to a current control circuit and more particularly to a current control circuit comprising field-effect transistors capable of controlling currents even if the power source potential fluctuates sharply.




2. Description of the Related Art




It is known that field-effect transistor bias voltage supply circuits, as shown in

FIGS. 16

,


18


, have been used to determine currents in the art. In the bias voltage supply circuits shown in

FIGS. 16

,


18


, the current-voltage characteristics between the source and drain of a field-effect transistor having the gate and drain connected together are utilized. The characteristics of such circuits deviate from the constant voltage characteristics with an increase in the current. In other words, from the transistor characteristics it can be said for bias voltage generator circuits shown in

FIGS. 16

,


18


that a transistor having the drain and the gate connected together has the characteristic that the drain-source voltage increases with an increase in drain current based on the drain-source voltage characteristics of a saturation region in a case that the gate and drain of the transistor are connected. The bias circuits of

FIGS. 16

,


18


are applied to conventional operational amplifiers


3


A,


3


A illustrated in

FIGS. 17

,


19


. The conventional operational amplifiers


3


A,


3


A illustrated in

FIGS. 17 and 19

are the same as that of which details are mentioned below with reference to FIG.


4


. The bias voltages at terminals


20


,


20


′ of

FIGS. 16 and 18

are supplied to gates of P-channel field-effect transistors MP


14


and MP


15


setting currents flowing in the operational amplifiers


3


A,


3


A of

FIGS. 17 and 19

, wherein the transistors MP


14


and MP


15


supply and set the current to a differential input portion comprising transistors MP


12


, MP


13


, MN


8


and MN


9


and an output portion comprising a transistor MN


10


, respectively. The, circuit currents i


10


and i


510


of the operational amplifiers


3


A,


3


A depend on the respective power source voltages VDDs as i


10


of FIG.


6


and i


510


of

FIG. 7

, and increase with an increase in the power source voltage. This presents the problem that the performances of the operational amplifiers shown in

FIGS. 17

,


19


according to the related art can be assured only in a narrow range of power source voltages. More specifically, when the conventional voltage generator circuit for providing constant current in combination with a transistor with a realistic channel width and channel length is used as a constant current source for an amplifier, the circuit current increases with an increase in the power source voltage, resulting in large fluctuations of the frequency response and stability margin. This causes the problem that the operational range of the power source potential is narrowed.




In addition, such conventional constant current circuits are disclosed in Japanese Patent Laid-Open No. 42717/1989 and Japanese Patent Laid-Open No. 91166/1993. The constant current circuits disclosed in these unexamined publications have had the problem that it is more difficult to obtain the constant current characteristics in low voltage range of twice to several times the voltage of the threshold Vth of a transistor to be used compared to a higher power source voltage range.




According to one aspect of the invention, it is an object of the invention to provide a current control circuit capable of maintaining constant current characteristics with respect to a wide range of power source potential fluctuations.




According to another aspect of the invention, it is another object of the invention to provide a current control circuit for use in an amplifier of which a stable performance is required even if large fluctuations of a power source voltage in use arise in the circuit wherein a battery is used as an electric source depending on the degree of consumption of the battery.




Furthermore, in the conventional circuit, the fluctuation property of current shows monotonous straight-line form when constant current circuits are connected in the multi-stage form, so that it is impossible to provide the characteristic that power source voltage fluctuations are canceled out and the combined characteristic that circuit current goes up first and later down with respect to the source voltage. Therefore, circuit current has not been maintained within a given range regardless of the source voltage fluctuations with the use of the combined characteristic.




According to a still further aspect of the invention, it is an object of the invention to provide a current control circuit having a nonlinear output characteristic with respect to power source voltage fluctuations.




In addition, according to even further aspect of the invention, it is an object of the invention to provide a current control circuit with desired characteristics and large design freedom so that it can be constituted by combining transistors each having the realistic channel width and channel length.




SUMMARY OF THE INVENTION




To solve the problems and achieve the objects, according to the invention, there is provided a current control circuit comprising: a first resistor with one end connected to a power source potential; first and second P-channel field-effect transistors, each of which having a source connected to the other end of the first resistor and a gate coupled to a gate of the other P-channel field-effect transistor, the first P-channel field-effect transistor having a drain directly connected to both the gates coupled together; a second resistor through which a drain of the second P-channel field-effect transistor is connected to both the gates coupled together; and a resistor element through which both the gates coupled together are connected to a zero potential, wherein a voltage arising at the drain of the second P-channel field-effect transistor is used as a gate-driving voltage for driving a gate of a current-setting transistor.




The current control circuit may be used in combination with their one or more equivalents. In addition, the resistor element may comprise transistors constituting a current mirror circuit for duplicating a current flowing through a current-setting transistor which receives a driving voltage from one of the current control circuits used for a pre-stage.




Furthermore, according to the invention, there is provided a current control circuit comprising: a first resistor with one end connected to a zero potential; first and second N-channel field-effect transistors, each of which having a source connected to the other end of the first resistor and a gate coupled to a gate of the other N-channel field-effect transistor, the first N-channel field-effect transistor having a drain directly connected to both the gates coupled together; a second resistor through which a drain of the second N-channel field-effect transistor is connected to both the gates coupled together; and a resistor element through which both the gates coupled together are connected to a power source potential, wherein a voltage arising at the drain of the second N-channel field-effect transistor is used as a gate-driving voltage for driving a gate of a current-setting transistor.




The current control circuit may be used in combination with their one or more equivalents. In addition, the resistor element may comprise transistors constituting a current mirror circuit for duplicating a current flowing through a current-setting transistor which receives a driving voltage from one of the current control circuits used for a pre-stage.




The current control circuits according to the invention can maintain current consumption of the circuit constant even if the operating power source potential range is widened, so that it is useful for amplifiers. In other words, it is possible to provide a current control circuit capable of maintaining a fixed performance over a wide range of the power source potential.




A combination of the current control circuits according to the invention has the characteristic that the current consumption goes up first and later down with an increase in the power source potential instead of the linear characteristic that the current consumption monotonously increases with an increase in the power source potential, whereby better control of current consumption can be provided than conventional current control circuits.




In addition, according to the invention, there is provided a current control circuit in combination with a current control circuit of the opposite conductivity type. A resistor element thereof may include the current-setting transistor, which receives the driving voltage from the pre-stage current control circuit.




Therefore, with the current control circuit according to the invention, it is possible to provide a current control circuit for maintaining constant current characteristics with respect to a wide range of power source potential fluctuations. Further, according to the invention, it is also possible to provide an amplifier capable of achieving stable performance even if large fluctuations of a power source voltage in use arise in the circuit wherein a battery is used as an electric source depending on the degree of consumption of the battery. Also, according to the invention, it is possible to provide a current control circuit having the fluctuation characteristic that circuit current goes up first and later down with an increase in the source potential, and the nonlinear output characteristic with respect to the power source voltage fluctuations, whereby a current fluctuation range can be reduced. In addition, according to the invention, it is possible to provide a current control circuit with desired characteristics and large design freedom so that it can be constituted by combining transistors each having the realistic channel width and channel length.











BRIEF DESCRIPTION OF THE DRAWINGS





FIG. 1

is a circuit diagram of a current control circuit according to the first embodiment of the invention.





FIG. 2

is a circuit diagram of an application circuit of the circuit of

FIG. 1

according to another embodiment of the invention.





FIG. 3

is a graph for comparison of the nodes shown in

FIG. 2

, wherein the horizontal axis shows values of the power source potential VDD, and the vertical axis shows voltage values at the nodes of FIG.


2


.





FIG. 4

is a circuit diagram of an application circuit of the circuit of

FIG. 2

according to another embodiment of the invention.





FIG. 5

is a graph for comparison of the circuit of FIG.


4


and the conventional circuit of

FIG. 17

, wherein the horizontal axis shows values of the power source potential VDD, and the vertical axis shows voltage values at the nodes shown in

FIGS. 4

,


17


.





FIG. 6

is a graph for comparison of the circuit of FIG.


4


and the conventional circuit of

FIG. 17

, wherein the horizontal axis shows values of the power source potential VDD, and the vertical axis shows values of currents in the circuits of

FIGS. 4

,


17


.





FIG. 7

is a graph for comparison of the circuit of FIG.


4


and the conventional circuit of

FIG. 19

, wherein the horizontal axis shows values of the power source potential VDD with a wider scale than that of

FIG. 6

, and the vertical axis shows values of currents in the circuits of

FIGS. 4

,


19


.





FIG. 8

is a graph for comparison of the circuit of FIG.


4


and the conventional circuit of

FIG. 19

, wherein the horizontal axis shows values of the power source potential VDD with a wider scale than that of

FIG. 6

, and the vertical axis shows values of currents in the circuits of

FIGS. 4

,


19


when the transistor thresholds Vths of respective circuits fluctuate.





FIG. 9

is a circuit diagram according to another preferred embodiment of the invention.





FIG. 10

is a graph for comparison of the circuit of FIG.


9


and the conventional circuit of

FIG. 19

, wherein the horizontal axis shows values of the power source potential VDD with a wider scale than that of

FIG. 6

, and the vertical axis shows values of currents in the circuits of

FIGS. 9

,


19


when the transistor thresholds Vths of respective circuits fluctuate.





FIG. 11

is a circuit diagram of a current control circuit according to another embodiment of the invention wherein an opposite conductivity type substrate from that of

FIG. 1

is used.





FIG. 12

is a circuit diagram of an application circuit of the circuit of

FIG. 11

according to another embodiment of the invention.





FIG. 13

is a circuit diagram of an application circuit of the circuit of

FIG. 12

according to another embodiment of the invention.





FIG. 14

is a circuit diagram of a combination of the circuits of

FIGS. 1

,


11


according to another embodiment of the invention.





FIG. 15

is a circuit diagram of a combination of two circuits each consisting of the circuit of FIG.


1


and one circuit consisting of the circuit of

FIG. 11

according to another embodiment of the invention.





FIG. 16

is a circuit diagram of a conventional current control circuit corresponding to FIG.


1


.





FIG. 17

is a conventional circuit diagram corresponding to FIG.


4


.





FIG. 18

is a conventional circuit diagram corresponding to FIG.


1


.





FIG. 19

is a conventional circuit diagram corresponding to FIG.


4


.











DESCRIPTION OF THE PREFERRED EMBODIMENTS




Specific circuits according to the preferred embodiments of the invention will be described in detail below with reference to the accompanying drawings, wherein like reference numerals designate like or corresponding components in the circuits to avoid repeated descriptions.





FIG. 1

shows the first preferred embodiment of the invention in the form of a current control circuit wherein a P-type substrate is used. In

FIG. 1

, VDD shows a power source potential provided by an electric source such as a battery; and


0


shows the zero potential. The current control circuit according to the embodiment is placed between the power source potential VDD and zero potential


0


. More specifically, the current control circuit


1


according to the embodiment has a first resistor R


7


with one end thereof connected to the power source potential VDD and first and second P-channel field-effect transistors MP


10


, MP


11


, each having a source connected to a node


500


at the other end of the first resistor R


7


opposite from the end connected to the power source potential VDD and a gate coupled to a gate of the other P-channel field-effect transistor.




The drain of the first P-channel field-effect transistor MP


10


is directly connected to a node


400


that is connected to the mutually coupled gates of the first and second P-channel field-effect transistors MP


10


, MP


11


. The drain of the second P-channel field-effect transistor MP


11


is connected to a second resistor R


6


at a node


200


, and therethrough at the node


400


connected to the mutually coupled gates of the first and second P-channel field-effect transistors MP


10


, MP


11


. In addition, the mutually coupled gates of the first and second P-channel field-effect transistors MP


10


, MP


11


are connected to a resistor element R


3


P at the node


400


and to the zero potential therethrough.




A voltage V


BIASP


arising at the node


200


connected to the drain of the second P-channel field-effect transistor MP


11


is used as a bias potential, whereby a current control circuit having constant current characteristics over a wide range of source voltages can be produced, as described hereinbelow





FIG. 2

shows an application circuit of the circuit of FIG.


1


. The characteristics of the circuit shown in

FIG. 1

are described with reference to FIG.


2


. In the circuit of

FIG. 2

, the resistor element R


3


P of

FIG. 1

is replaced with a P-channel field-effect transistor MP


9


and an N-channel field-effect transistor MN


7


placed in series. In this arrangement, the P-channel field-effect transistor MP


9


has a gate and drain connected together; and the N-channel field-effect transistor MN


7


has a drain connected to the drain of the transistor MP


9


, a source connected to the zero potential


0


, and a gate coupled to a gate of an N-channel field-effect transistor MN


6


with a source connected to the zero potential


0


. In addition, the gate and drain of the N-channel field-effect transistor MN


6


are coupled to a drain of a P-channel field-effect transistor MP


8


at a node


300


. The source of the P-channel field-effect transistor MP


8


is connected to the power source potential VDD through a resistor R


5


, and a gate of the P-channel field-effect transistor MP


8


is connected to a node


100


which is located at the midpoint between resistors R


4


, R


3


. The terminal of the resistor R


4


opposite from the midpoint node


100


is connected to the power source potential VDD and the terminal of the resistor R


3


opposite from the midpoint node


100


is connected to the zero potential


0


.




In

FIG. 2

, I is current flowing through a first resistor R


7


; I′ is current flowing through the resistor R


5


; i


1


is current flowing through the drain of the first P-channel field-effect transistor MP


10


; and i


2


is current flowing through MP


11


. The drain of the second P-channel field-effect transistor MP


11


. The potential-current relationship at the nodes


200


,


400


in

FIG. 2

is described with the equation hereinbelow. The transistors MP


10


, MP


11


operate in their saturation regions, thus the following four equations (1) to (4) hold.










i
1

=


1
2



β
0




W
MP10


L
MP10





(

V400
-
VDD
+

R7
·
I

-

V
thp


)

2






(
1
)







i
2

=


1
2



β
0




W
MP11


L
MP11





(

V200
-
VDD
+

R7
·
I

-

V
thp


)

2






(
2
)







i
2

=


V200
-
V400

R6





(
3
)






I
=


i
1

+

i
2






(
4
)













where:






β


0





0




*C




OX





0


(


e




OX




/t




OX


)






μ


0


: density of carriers;




e


OX


: dielectric constant of gate oxide film;




t


OX


: gate oxide film thickness;




V


thp


: threshold voltage of P-channel transistor;




V


thn


: threshold voltage of N-channel transistor;




L: channel length;




L


MN6


: channel length of transistor MN


6


;




L


MP10


: channel length of transistor MP


10


;




L


MP11


:channel length of transistor MP


11


;




W: channel width;




W


MN6


: channel width of transistor MN


6


;




W


MP10


:channel width of transistor MP


10


;




W


MP11


:channel width of transistor MP


11


; and




VDD: power source voltage.




Now, if current I is expressed by a power source voltage VDD and constants, then









I
=


I


=


1

R
5




{






W
MN6


L
MN6



×

(

V300
-

V
thn


)





W
MPS


L
MPS




-


1
2


VDD

+
V300
+

V
thp


}







(
5
)













In addition, the following relationships hold.










R3
=
R4









(
6
)








R6
·
I

-


1
2



β
0





W
MP11


L
MP11


·

R7


(

V200
-
VDD
+

R7
·
I

-

V
thp


)





=


1
2



β
0





W
MP10


L
MP10


·





R6


[



{


(

V200
-
VDD
+

R7
·
I
·

V
thp



)

2

}

2

-

2



(

V200
-
VDD
+

R7
·
I

-

V
thp


)

2



(

VDD
+

V
thp

-

R7
·
I


)


+


(

VDD
+

V
thp

-

R7
·
I


)

2


]








(
7
)









0
=







-

1
2




β
0





W
MP11


L
MP11


·
R7
·

V200
4



+














2
·

β
0






W
MP10


L
MP10


·

R7


(


V
thp

-

R6
·
I

-
VDD

)





V200
3


+












[


β
0



{


2


(


3
·
R6
·
I
·

V
thp


+

3
·
VDD
·
R6
·
I

+

2


VDD
·

V
thp




)


-


















(


V
thp
2

+

3


VDD
2


+


R6
2



I
2



)

+

(

VDD
+

V
thp

+

R6
·
I


)


}


-















1
2



β
0




W
MP11


L
MP11



]




V200
2


+

[

2


β
0




W
MP10


L
MP10




{

VDD
(

VDD
(

VDD
+






















3
·
R6
·
I

-

V
thp


)


+


V
thp



(


V
thp

+


R6
2



I
2


-

R6
·
I


)



)

+













R6
·

I


(


2
·
R6
·
I

-

V
thp


)



}


+















β
0




W
MP11


L
MP11




(

VDD
-

R6
·
I

-

V
thp


)


]



V200

+












R7
·
I

-


1
2



β
0




W
MP11


L
MP11




(


VDD
2

+

V
thp
2


)


+


β
0





W
MP11


L
MP11


·
R6
·















I


(

VDD
+

V
thp


)


-


1
2



β
0




W
MP10


L
MP10




(


VDD
4

+


R6
4



I
4


+

V
thp
4


)


+













β
0




W
MP10


L
MP10




R6
2



I
2



{


R6
·

I


(


V
thp

-

2
·
VDD


)



-

2


(


VDD
2

+

V
thp
2


)


-

















(

2
·
VDD
·

V
thp


)

+
2

}


-


β
0




W
MP10


L
MP10




V
thp



{


R6
·

I


(

VDD
+

V
thp


)



+
















(


V
thp
2

-

2
·
R6
·
I


)

}


+


β
0




W
MP10


L
MP10




VDD
3


+













β
0




W
MP10


L
MP10





VDD
2



(


V
thp

+

R6
·
I


)



+













β
0




W
MP10


L
MP10



VDD


{


V
thp
2

+

R6
·

I


(


V
thp

-
2

)




}









(
8
)













If Equation (5) is substituted into Equation (8) to remove current I in Equation (8), a potential V


200


can be expressed by a biquadratic function in connection with the power source voltage and the transistor sizes.




Relationships between voltages at the nodes


200


,


400


, and


500


, and the power source voltage VDD in the circuit of

FIG. 2

are as expressed by graphs of FIG.


3


. For instance, when current I flows, a voltage drop of (I×R


7


) arises at the node


500


. From the node


500


to the node


400


, current I is diverted into two paths, one comprising the transistor MP


10


and the other comprising the transistor MP


11


. The currents flowing through the two paths are represented as i


1


and i


2


respectively. In this case, increasing the VDD increases a potential difference between VDD and V


500


monotonously. Also, as for a potential difference between V


500


and V


400


, increasing the VDD increases drain current of the transistor MP


10


, thereby increasing a potential difference between the gate and source of the transistor MP


10


because of the characteristics of the transistor having the gate and drain connected together. Use of a potential difference between the gate and source of the transistor MP


10


to activate the gate of the transistor MP


11


allows control of current flowing through the transistor MP


11


. Because current passing through the transistor MP


11


increases with an increase in VDD, it can be used as a nonlinear resistor to improve convergence of the upper limit of a source voltage range for the purpose of use with a constant current consumption. With the use of such characteristics, the channel length and channel width of the first field-effect transistor MP


10


, the channel length and channel width of the second field-effect transistor MP


11


, the constant of the first resistor R


7


, and the constant of the second resistor R


6


are selected, whereby it becomes possible to constitute a circuit insensitive to current I for holding a constant potential according to a biquadratic function including a cubic function as its predominating factor to produce a voltage of the node


200


, namely V


200


, which is maintained stable even when a source voltage VDD fluctuates. The characteristic curve of the so-utilized transistor has shown that its current consumption does not monotonously increase but goes up first and later down with an increase in power source voltage VDD. Therefore, it becomes possible to suppress changes in current consumption in the circuit better than in conventional ones.





FIG. 4

shows an operational amplifier circuit having two amplifier stages wherein the bias circuit shown in

FIG. 2

according to the embodiment is incorporated. More specifically, the left side of

FIG. 4

shows the bias circuit


2


A previously described with reference to

FIG. 2

; and the right side thereof shows an operational amplifier circuit


3


A. The amplifier circuit


3


A comprises P-channel field-effect transistors MP


14


, MP


15


, each having a source connected to a power source potential VDD and a gate connected to a node


200


at a bias voltage. The drain of the transistor MP


14


is connected to sources of a pair of P-channel transistors MP


12


, MP


13


. The gate of the P-channel transistor MP


12


receives operational amplifier cold inputs IN-, and a gate of the P-channel transistor MP


13


receives operational amplifier hot inputs IN+. The drain of the P-channel transistor MP


12


is connected to the drain and the gate of an N-channel transistor MN


8


. The drain of the P-channel transistor MP


13


is connected to the drain of an N-channel transistor MN


9


and the gate of an N-channel transistor MN


10


. The drain of the P-channel transistor MP


12


is also connected to the gate of the N-channel transistor MN


9


. The sources of the N-channel transistors MN


8


, MN


9


, and MN


10


are connected to the zero potential. The drain of the P-channel transistor MP


15


is connected to the drain of the N-channel transistor MN


10


through a node


60


. The node


60


is connected to the drain of the P-channel transistor MP


13


through a capacitor C


1


and a resistor R


8


. The node


60


forms an output terminal of the operational amplifier.




According to the advantageous effects of the circuit of the invention shown in

FIG. 2

, it becomes readily possible to make circuit current i


5


A of this operational amplifier constant regardless of the power source voltage VDD. When the circuit of the invention is used to determine a transistor size of the two-stage operational amplifier


3


A, the power source potential VDD and potentials at the nodes


200


,


400


, and


500


in

FIG. 4

are as shown in FIG.


3


.




For comparison purposes,

FIG. 5

provides plots of potential V


200


at the node


200


of the circuit in the embodiment of

FIG. 4

, and bias voltage V


20


at the node


20


when a conventional bias circuit (

FIG. 16

) is applied to the same operational amplifier


3


A as shown in FIG.


17


. In the circuit of

FIG. 4

according to the invention, a bias potential at node


200


with respect to the power source potential VDD follows a curve represented by a biquadratic function including a cubic function as its predominating factor. Consequently, as shown in

FIG. 6

, particularly when the power source potential VDD is very low, unlike the conventional circuit of

FIG. 17

having the characteristic that current consumption thereof increases with an increase in the source voltage VDD simply as shown by current i


10


, the circuit of

FIG. 4

has the characteristic that current consumption thereof changes as shown by current i


5


A, for example, temporarily decreases in a part of VDD range with an increase in the power source voltage VDD. Thus, changes in current consumption in the circuit of

FIG. 4

can be reduced in a range of power source voltages to be used.




For comparison purposes,

FIG. 7

provides plots of circuit current i


5


A in the circuit in the embodiment of

FIG. 4

, and circuit current i


510


when a conventional bias circuit (

FIG. 18

) is applied to the same operational amplifier


3


A as shown in FIG.


19


. Circuit current i


510


in the conventional circuit of

FIG. 19

increases with an increase in power source potential VDD linearly. However, in the circuit of

FIG. 4

according to the embodiment, circuit current i


5


A has the trait that it goes up first and later down with an increase in the power source potential VDD, which is effective in reducing a current fluctuation range.




For comparison of changes when the transistor threshold Vth fluctuates,

FIG. 8

provides plots of circuit current i


5


A in the circuit of

FIG. 4

according to the embodiment, and circuit current i


510


when a conventional bias circuit (

FIG. 18

) is applied to the same operational amplifier


3


A as shown in FIG.


19


. In

FIG. 8

, a shows current i


510


when the P-channel transistor threshold Vth shifts upward (the N-channel transistor threshold Vth shifts downward); b shows current i


510


when the P-channel transistor threshold Vth is at the target value (the N-channel transistor threshold vth is at the target value); c shows current i


510


when the P-channel transistor threshold Vth shifts downward (the N-channel transistor threshold Vth shifts upward); d shows current i


5


A when the P-channel transistor threshold Vth shifts upward (the N-channel transistor threshold Vth shifts downward); e shows current i


5


A when the P-channel transistor threshold Vth is at the target value (the N-channel transistor threshold Vth is at the target value); and f shows current i


5


A when the P-channel transistor threshold Vth shifts downward (the N-channel transistor threshold Vth shifts upward). When the transistor thresholds Vths fluctuate, [1] is a fluctuation range of current i


5


A in the circuit according to the embodiment and [2] is a fluctuation range of current i


510


in the conventional circuit of

FIG. 19

to compare those ranges. Then, it is shown that [1], a fluctuation range of current i


5


A in the circuit of

FIG. 4

according to the embodiment, is smaller than [2], a fluctuation range of current i


510


in the conventional circuit of FIG.


19


. Circuit current i


5


A according to the embodiment of

FIG. 4

is different from circuit current i


510


in the conventional circuit of

FIG. 19

in that the former current converges.





FIG. 9

shows the second preferred embodiment of the invention in the form of a current control circuit, wherein the same part or component as in the circuit of

FIG. 4

is designated by the same reference numeral as that of

FIG. 4

in the interest of simplicity. In a bias circuit


2


B of

FIG. 9

according to the embodiment, the effect is enhanced by using a bias voltage produced by connecting two circuits


1


according to the embodiment shown in FIG.


1


. In other words, the resistors R


3


, R


4


in the circuit of

FIG. 4

are replaced with the circuit


1


of FIG.


1


. More specifically, a first resistor R


70


is connected to the power source potential VDD at one terminal thereof, and at the other terminal connected to the sources of first and second P-channel field-effect transistors MP


100


and MP


110


. In addition, gates of the first and second P-channel field-effect transistors MP


100


, MP


110


are coupled together. The drain of the first P-channel field-effect transistor MP


100


is directly connected to the mutually coupled gates of both the P-channel field-effect transistors MP


100


, MP


110


. The drain of the second P-channel field-effect transistor MP


110


is connected through a second resistor R


60


to the mutually coupled gates of the first and second P-channel field-effect transistors MP


100


, MP


110


, and also connected to the gate of a P-channel transistor MP


8


. The mutually coupled gates of the first and second P-channel field-effect transistors MP


100


, MP


110


are connected through a resistor element R


30


to the zero potential


0


.




More specifically, current passing through the P-channel transistor MP


8


that receives a driving voltage from the first-stage circuit


1


is duplicated by a current mirror circuit composed of N-channel transistors MN


6


, MN


7


to a P-channel transistor MP


9


, whereby the first-stage circuit


1


is coupled to the second-stage circuit


1


. Current flowing through the first-stage circuit


1


thus controls current in the second-stage circuit to reduce the source voltage dependence of circuit current.




For comparison of changes when the transistor threshold Vth fluctuates,

FIG. 10

provides plots of circuit current i


5


B in the circuit of

FIG. 9

according to the embodiment, and circuit current i


510


when a conventional bias circuit (

FIG. 18

) is applied to the same operational amplifier


3


A as shown in FIG.


19


. In

FIG. 10

, a shows current i


510


when the P-channel transistor threshold Vth shifts upward (the N-channel transistor threshold Vth shifts downward); b shows current i


510


when the P-channel transistor threshold Vth is at the target value (the N-channel transistor threshold Vth is at the target value); c shows current i


510


when the P-channel transistor threshold Vth shifts downward (the N-channel transistor threshold Vth shifts upward); d shows current i


5


B when the P-channel transistor threshold Vth shifts upward (the N-channel transistor threshold Vth shifts downward); e shows current i


5


B when the P-channel transistor threshold Vth is at the target value (the N-channel transistor threshold Vth is at the target value); and f shows current i


5


B when the P-channel transistor threshold Vth shifts downward (the N-channel transistor threshold Vth shifts upward). When the transistor thresholds Vths fluctuate, [3] is a fluctuation range of current i


5


B in the circuit according to the embodiment and [4] is a fluctuation range of current i


510


in the conventional circuit of

FIG. 19

to compare those ranges. Then, it is shown that [3], a fluctuation range of current i


5


B in the circuit of

FIG. 9

according to the embodiment, is smaller than [4], a fluctuation range of current i


510


in the conventional circuit. Furthermore, as shown by comparison of FIG.


8


and

FIG. 10

, circuit current i


5


B in the embodiment of

FIG. 9

has the advantageous effect that a circuit current fluctuation range thereof is reduced in a wider range of power source potential VDD relative to circuit current i


5


A in the embodiment of FIG.


4


.





FIG. 11

shows another preferred embodiment of the invention in the form of a current control circuit wherein an N-type substrate is used. The circuit of

FIG. 11

corresponds to the circuit


1


in a first embodiment of

FIG. 1

wherein a P-type substrate is used. In

FIG. 11

, VDD shows a power source potential provided by an electric source such as a battery; and


0


shows a zero potential. The current control circuit according to the embodiment is placed between the power source potential VDD and zero potential


0


. The current control circuit


2


in this embodiment has a resistor element R


3


N with one end thereof connected to the power source potential VDD, and first and second N-channel field-effect transistors MN


10


and MN


11


, each of which has the gate coupled to the other end of the resistor element R


3


N and connected to the other gate.




The other end of the resistor element R


3


N opposite from the end connected to the power source potential VDD is directly connected to the drain of the first N-channel field-effect transistor MN


10


and to the mutually coupled gates of the first and second N-channel field-effect transistors MN


10


, MN


11


. The drain of the second N-channel field-effect transistor MN


11


is connected to a second resistor R


6


N, through the second resistor R


6


N to the mutually coupled gates of the first and second N-channel field-effect transistors MN


10


, MN


11


, and to the other end of the resistor element R


3


N opposite from the end connected to the power source potential VDD. The sources of the first and second N-channel field-effect transistors MN


10


, MN


11


are coupled together, and through a first resistor element R


7


N to the zero potential.




A voltage V


BIASN


arising at the drain of the second N-channel field-effect transistor MN


11


is used as a bias potential, whereby a current control circuit having constant current characteristics over a wide range of power source voltages can be produced.





FIG. 12

shows an application circuit of the current control circuit


2


in the embodiment of FIG.


11


. The circuit of

FIG. 12

corresponds to the circuit in the embodiment of

FIG. 2

wherein a P-type substrate is used. The resistor element R


3


N of

FIG. 11

is replaced with an N-channel field-effect transistor MN


14


with the gate and the drain connected together and a P-channel field-effect transistor MP


22


placed in series. In addition, a resistor R


3


, an N-channel field-effect transistor MN


12


, and a P-channel field-effect transistor MP


21


are connected in series and placed between the zero potential


0


and the power source potential VDD. The gate of the N-channel transistor MN


12


is connected to the midpoint node between resistors R


11


and R


2


placed in series between the zero potential


0


and the power source potential VDD, and the gate of the P-channel transistor MP


21


with the gate and drain connected together is connected to the gate of the P-channel field-effect transistor MP


22


.





FIG. 13

shows a combination of the bias circuit


2


in the embodiment of FIG.


12


and an operational amplifier circuit, which corresponds to the circuit in embodiment of

FIG. 4

wherein a P-type substrate is used. More specifically, the bias voltage output from the bias circuit


2


of

FIG. 12

is coupled to the gates of two N-channel field-effect transistors MN


15


, MN


18


. The sources of the two N-channel field-effect transistors MN


15


, MN


18


are connected to the zero potential


0


. The drain of the N-channel field-effect transistor MN


15


is connected to the sources of a pair of N-channel field-effect transistors MN


16


, MN


17


. The cold input terminal of the operational amplifier is formed on the gate of the N-channel field-effect transistor MN


16


, and the hot input terminal of the operational amplifier is formed on the gate of the N-channel field-effect transistor MN


17


. The drain of the N-channel field-effect transistor MN


16


is connected to the drain of a P-channel field-effect transistor MP


23


having the gate and the drain connected together. The drain of the N-channel field-effect transistor MN


17


is connected to the drain of a P-channel field-effect transistor MP


24


. The gates of the P-channel field-effect transistors MP


23


, MP


24


are coupled together, and their sources are connected to the power source potential VDD. On the other hand, the drain of the N-channel field-effect transistor MN


18


is connected to the drain of a P-channel field-effect transistor MP


25


. In addition, the P-channel field-effect transistor MP


25


has the source connected to the source potential VDD and the gate connected to the drain of the P-channel field-effect transistor MP


24


. The drain of the N-channel field-effect transistor MN


18


is also connected to the drain of the P-channel field-effect transistor MP


24


through a capacitor C


2


and a resistor R


6


, and to the output terminal of the operational amplifier.





FIG. 14

shows another embodiment according to the invention in the form of a circuit, which is a combination of the bias circuit


1


of FIG.


1


and the bias circuit


2


of FIG.


11


. More specifically, a bias voltage output from the midpoint node between the second resistor R


6


N in the circuit


2


of FIG.


11


and the drain of the second N-channel field-effect transistor MN


11


is coupled to the gate of an N-channel field-effect transistor MN


7


, and a P-channel field-effect transistor MP


9


having the gate and drain connected together and the N-channel field-effect transistor MN


7


are connected in series to form the resistor element R


3


P in the circuit


1


of FIG.


1


.





FIG. 15

shows another embodiment according to the invention in the form of a circuit, which is a combination of the circuit of

FIG. 1

, the circuit


2


of

FIG. 11

, and the circuit of

FIG. 1

in this order. More specifically, a bias voltage output from the circuit


1


of

FIG. 1

arranged in the leftmost portion of

FIG. 15

is applied to the gate of a P-channel field-effect transistor MP


26


having the drain connected to the resistor element R


3


N in the circuit


2


of

FIG. 11

arranged in the middle portion of FIG.


15


. The source of the P-channel field-effect transistor MP


26


is connected to the power source potential VDD through a resistor R


4


. A bias voltage output from the circuit


2


of

FIG. 11

arranged in the middle portion of

FIG. 15

is coupled to the gate of an N-channel field-effect transistor MN


7


having the drain connected through a resistor element R


5


to a second circuit consisting of the circuit


1


of

FIG. 1

arranged in the right most portion of FIG.


15


. Also, the N-channel field-effect transistor MN


7


has the source connected to the zero potential


0


. Therefore, a bias voltage is output from the output terminal of the second circuit consisting of the circuit


1


of

FIG. 1

arranged in the rightmost portion of FIG.


15


.




Although the invention has been described in its preferred embodiments with a certain degree of particularity, it is to be understood that various changes and modifications may be made in the invention without departing from the spirit and scope thereof.



Claims
  • 1. A current control circuit for controlling a current flowing through a load circuit comprising:a first resistor with one end connected to a power source potential; first and second P-channel field-effect transistors, each of which having a source connected to another end of said first resistor and a gate coupled to a gate of the other P-channel field-effect transistor, said first P-channel field-effect transistor having a drain directly connected to both the gates coupled together; a second resistor through which a drain of said second P-channel field-effect transistor is connected to both the gates coupled together; and a resistor element through which both the gates coupled together are connected to a zero potential, wherein a voltage arising at the drain of said second P-channel field-effect transistor is used as a gate-driving voltage for driving a gate of a current-setting transistor of said load circuit.
  • 2. A combination of a plurality of said current control circuits according to claim 1, wherein:said plurality of said current control circuits are disposed in successive stages ranging from stage 1 through stage N, wherein N is at least two; said resistor element of each of said current control circuits of stages 2 to N is a part of said load circuit for said current control circuit of a prior stage of said stages and a current flowing through said resistor element is controlled by said voltage from said current control circuit of the prior stage; and said gate-driving voltage from said current control circuit of the stage N drives said current-setting transistor of said load circuit thereof which is outside said successive stages.
  • 3. The combination according to claim 2 wherein said resistor element of each of said current control circuits of stages 2 to N comprises a transistor which is one of transistors constituting a current mirror circuit for duplicating a current flowing through said current-setting transistor which receives said gate-driving voltage from said current control circuit of the prior stage.
  • 4. A current control circuit for controlling a current flowing through a load circuit comprising:a first resistor with one end connected to a zero potential; first and second N-channel field-effect transistors, each of which having a source connected to another end of said first resistor and a gate coupled to a gate of the other N-channel field-effect transistor, said first N-channel field-effect transistor having a drain directly connected to both the gates coupled together; a second resistor through which a drain of said second N-channel field-effect transistor is connected to both the gates coupled together; and a resistor element through which both the gates coupled together are connected to a power source potential, wherein a voltage arising at the drain of said second N-channel field-effect transistor is used as a gate-driving voltage for driving a gate of a current-setting transistor of said load circuit.
  • 5. A combination of a plurality of said the current control circuits according to claim 4, wherein:said plurality of said current control circuits are disposed in successive stages ranging from stage 1 through stage N, wherein N is at least two; said resistor element of each of said current control circuits of stages 2 to N is a part of said load circuit for said current control circuit of a prior stage of said stages and a current flowing through said resistor element is controlled by said voltage from said current control circuit of the prior stage; and said gate-driving voltage from said current control circuit of the stage N drives said current-setting transistor of said load circuit thereof which is outside said successive stages.
  • 6. The combination according to claim 5 wherein said resistor element of each of said current control circuits of stages 2 to N comprises a transistor which is one of transistors constituting a current mirror circuit for duplicating a current flowing through said current-setting transistor which receives said gate-driving voltage from said current control circuit of the prior stage.
  • 7. A combination of the current control circuits for driving a load circuit, comprising:current control circuits including at least one first current control circuit and at least one second current control circuit; each of said at least one first current control circuit including: a first resistor with one end connected to a first power source potential; first and second P-channel field-effect transistors, each of which having a source connected to another end of said first resistor and a gate coupled to a gate of the other P-channel field-effect transistor, said first P-channel field-effect transistor having a drain directly connected to both the gates coupled together; a second resistor through which a drain of said second P-channel field-effect transistor is connected to both the gates coupled together; and a resistor element through which both the gates coupled together are connected to a second power source potential lower than said first power source potential, wherein a voltage arising at the drain of said second P-channel field-effect transistor is used as a gate-driving voltage for driving a gate of a current-setting transistor of said load circuit; each of said at least one second current control circuit including: a third resistor with one end connected to said second power source potential; first and second N-channel field-effect transistors, each of which having a source connected to another end of said third resistor and a gate coupled to a gate of the other N-channel field-effect transistor, said first N-channel field-effect transistor having a drain directly connected to both the gates coupled together; a fourth resistor through which a drain of said second N-channel field-effect transistor is connected to both the gates coupled together; and another resistor element through which both the gates coupled together are connected to said first power source potential, wherein a voltage arising at the drain of said second N-channel field-effect transistor is used as a gate-driving voltage for driving a gate of another current-setting transistor of said load circuit; said first and second current control circuits being alternately disposed in successive stages ranging from stage 1 through stage N, wherein N is at least two; said resistor element of each of stages 2 to N being a part of said load circuit for said current control circuit of a prior stage of said stages and a current flowing through said resistor element being controlled by said voltage from said current control circuit of the prior stage; and said gate-driving voltage from said current control circuit of the stage N driving said current-setting transistor of said load circuit thereof which is outside said successive stages.
  • 8. The combination according to claim 7 wherein said resistor element of each of said current control circuits of stages 2 to N comprises a transistor which is one of transistors constituting a current mirror circuit for duplicating a current flowing through said current-setting transistor which receives said gate-driving voltage from said current control circuit of the prior stage.
Priority Claims (1)
Number Date Country Kind
2001-195936 Jun 2001 JP
US Referenced Citations (4)
Number Name Date Kind
5059890 Yoshikawa et al. Oct 1991 A
6275100 Park et al. Aug 2001 B1
6348835 Sato et al. Feb 2002 B1
6496049 Tsukagoshi et al. Dec 2002 B2