1. Technical Field of the Invention
The invention relates generally to the communication devices; and, more particularly, it relates to the field of amplification that may be implemented within such communication devices.
2. Description of Related Art
High speed wideband data amplifiers are used in wideband data communication applications. For a number of reasons including speed limitations of process technology, power consumption and other cost related concerns, it is desirable to develop efficient techniques to boost the amplifier bandwidth for higher frequency operations. High speed circuit techniques such as current-controlled CMOS (or C3MOS) logic have been developed that have brought about marked increase in the speed of circuitry fabricated using standard CMOS process technology.
Moreover, when implementing such circuitry onto silicon substrates and into packages (e.g., within integrated circuits), there is oftentimes a difficulty in the interfacing that is performed between the initial circuitry within an integrated circuit and the bond wires, traces, and/or pads to which this initial circuitry within the integrated circuit communicatively couples. This interface may generally be referred to as the interface between a silicon chip and a package and/or circuit board. Generally speaking, there is oftentimes a difficulty in the impedance matching at this critical interface. In doing this interfacing stripline and microstrip transmission lines may be employed.
Stripline and microstrip transmission lines are transverse electromagnetic (TEM) and quasi-TEM structures, respectively. Ideally, waves that propagate on these structures have propagation constants that are predominantly linear with frequency and hence phase velocities that are nearly constant with frequency. In isolation, these lines exhibit a single-ended characteristic impedance, phase velocity and attenuation. For instance, if a transmission line with 50Ω characteristic impedance is terminated with a 50Ω load, there will be no reflection at the interface between the transmission line and the load.
However, in real life applications, several non-linearities create impedance mismatch at the interface between the silicon chip and package and/or circuit board, which may cause significant reflection and thus degrade the signal integrity. Firstly, as a pair of these striplines and microstrip transmission lines is moved closer together, for example, at the package substrate, coupling occurs that significantly alters the transmission parameters and makes possible the propagation of differential and common-mode guided waves. To preserve signal integrity, both differential and common-mode reflection needs to be minimized. Secondly, the bonding wire connecting package to silicon die usually exhibit inductive impedance at multi-GHz (Giga-Hertz) data rates. Thirdly, the capacitive loading to the signal path from bonding pad and ESD (Electrostatic Sensitive Device) structure at the silicon die becomes more and more significant as the data rate increases, even if termination resistors are placed very close to the input pads. Furthermore, the capacitive loading from the transistors at the input of the data amplifier creates shorts in parallel with the termination resistor and reduces the overall impedance at higher frequency, which results in reduced bandwidth of the input data amplifier and increased reflection at input. In a single-ended configuration represented by lumped elements, the mismatch at the interface of silicon 120 and package and/or circuit board 110 can be shown in
At the interface, looking towards the package and/or circuit board side 110, the impedance is predominantly inductive. In contrast, looking towards the silicon side 120, the impedance is predominantly capacitive. This is true for both differential mode and single-mode transmission.
There continually exists in the art a need for amplifier stages having a frequency response that gives sufficient gain at the higher frequency ranges while also minimizing the power consumption of the amplifier, and for eliminating expensive process requirements.
The present invention is directed to apparatus and methods of operation that are further described in the following Brief Description of the Several Views of the Drawings, the Detailed Description of the Invention, and the claims. Other features and advantages of the present invention will become apparent from the following detailed description of the invention made with reference to the accompanying drawings.
The embodiments of the invention provide for ultra high-speed logic circuitry implemented in silicon complementary metal-oxide-semiconductor (CMOS) process technology. A distinction is made herein between the terminology “CMOS process technology” and “CMOS logic.” CMOS process technology as used herein refers generally to a variety of well established CMOS fabrication processes that form a field-effect transistor over a silicon substrate with a gate terminal typically made of polysilicon material disposed on top of an insulating material such as silicon dioxide. CMOS logic, on the other hand, refers to the use of complementary CMOS transistors (n-channel and p-channel) to form various logic gates and more complex logic circuitry, wherein zero static current is dissipated. Embodiments of the invention uses current-controlled mechanisms to develop a family of very fast current-controlled CMOS (C3MOS or C3MOS™) logic that can be fabricated using a variety of conventional CMOS process technologies, but that unlike conventional CMOS logic does dissipate static current. C3MOS logic or current-controlled metal-oxide-semiconductor field-effect transistor (MOSFET) logic are used herein interchangeably.
Various C3MOS circuit techniques are described in greater detail in commonly-assigned U.S. patent application Ser. No. 09/484,856, now U.S. Pat. No. 6,424,194 B1, entitled “Current Controlled CMOS Logic Family,” by A. Hairapetian, which is hereby incorporated by reference in its entirety for all purposes as indicated above.
Other techniques have been developed to increase the gain-bandwidth product of CMOS circuitry. For example, shunt peaking is one approach that has resulted in improved gain-bandwidth product. Shunt peaking involves putting an inductor in series with the output resistor to expand the bandwidth of the circuit. Such inductive broadbanding technique combined with C3MOS circuitry has been described in greater detail in commonly-assigned U.S. patent application Ser. No. 09/610,905, now U.S. Pat. No. 6,340,899 B1, entitled “Current-Controlled CMOS Circuits with Inductive Broadbanding,” by M. Green, which is hereby incorporated by reference in its entirety for all purposes as indicated above.
The expansion of the gain-bandwidth product brought about by such inductive peaking, however, is limited to about 1.5 times, and the inductors needed are generally large which requires a large area on an integrated circuit. In wideband data communications, the usable data frequency range starts at several kHz (kilo-Hertz) and extends all the way up to many GHz (Giga-Hertz). A wideband amplifier is required to handle such a broad spectrum of data frequencies. This is in contrast to the wireless domain where communications occurs only over a narrow band, which can be accomplished using a tuned amplifier with an inductor and a capacitor. However, a relatively constant or flat frequency response is desired over a wide frequency band in a wideband data amplifier.
Typically, in designing a wideband amplifier there is a trade off between gain and bandwidth. The product of gain and bandwidth is usually a constant for the same topology. However, by using special techniques, bandwidth can be extended while maintaining the same gain level. One conventional way is to employ a faster process technology, such as GaAs or InP when fabricating integrated circuits upon which the wideband data amplifier is implemented. However, these technologies are generally more costly and not as widely available as standard CMOS process.
In commonly-assigned U.S. patent application Ser. No. 10/028,806, now U.S. Pat. No. 6,624,699 B2, entitled “Current-controlled CMOS wideband data amplifier circuits,” by Guangming Yin and Jun Cao, a pair of series inductors (L1 and L2) is connected to the gates of the input transistors as shown in
The input series inductors (L1 and L2) resonate with the capacitance at the input of the differential pair at high frequencies and thus extend the bandwidth of the amplifier. In addition, at high frequencies, the inductors (L1 and L2) act as high impedance chokes between the termination resistors (shown as two series connected 50 Ω resistors) and the capacitors and thus also improve the input reflection of the chip. The entirety of input series inductors (L1 and L2), the differential pair coupled to the current source, the capacitors (C1 and C2), the series load connected resistors and inductors (R3 and L3 as well as R4 and L4) can all be implemented within a single package of silicon 220.
If desired, a low impedance path can be provided to create an AC ground for improved common mode reflection. A relatively large capacitor (C0) can be connected between the shared node of the termination resistors (i.e., the two series connected 50Ω resistors) and ground.
A novel approach is presented by which better impedance matching may be achieved between the package and/or circuit board side and the silicon side. Given the fact that many newer designs are seeking to employ smaller traces and components in an effort to reduce size and power consumption, significant reflections may occur at this interface when poor impedance matching (or no impedance matching at all) is performed.
The C3MOS wideband input data amplifier circuit 310 is a first input stage at the interface of package and/or circuit board on one side and silicon on the other side. Two differential input pads (shown as 301 and 302) communicatively couple to the C3MOS wideband input data amplifier circuit 310 providing a differential input signal (shown as INP and INN). An input matching impedance network 320 is emplaced between the input to the C3MOS wideband input data amplifier circuit 310 and a wideband differential transistor pair 330. Generally speaking, the input matching impedance network 320 includes two separate input impedances (shown as 321 and 322) that are coupled serially in the two respective paths of the differential input signal and a differential termination impedance 324 that communicatively couples between the two respective paths of the differential input signal. The differential termination impedance 324 is located after each of the input impedances 321 and 322. The differential output signal of the input matching impedance network 320 is the input to the wideband differential transistor pair 330.
Two separate output impedances (shown as 331 and 332) couple between the wideband differential transistor pair 330 and a supply voltage 340 within the C3MOS wideband input data amplifier circuit 310. The supply voltage 340 may simply be a node within the C3MOS wideband input data amplifier circuit 310 that receives a power supply's voltage and brings it into the C3MOS wideband input data amplifier circuit 310. The differential output signal of the wideband differential transistor pair 330 (which is also the differential output signal of the C3MOS wideband input data amplifier circuit 310) then communicatively couples to one or more other blocks 350 within the same integrated circuit or via appropriate integrated circuit connections to one or more other integrated circuits, circuit boards, blocks and/or devices.
A designer is provided a great deal of latitude in selecting the individual components of the input matching impedance network 320 in an effort to match the impedance of the package and/or circuit board; this is also true with respect to the individual sub-components of the input matching impedance network 320 (i.e., the input impedances 321 and 322 and the differential termination impedance 324). Analogously, a designer is provided a great deal of latitude in selecting the individual components of the output impedances 331 and 332. Some possible embodiments by which these various blocks may be implemented are presented below.
For example, it is noted that the C3MOS wideband input data amplifier circuit 310 may also be further improved by replacing the input impedances 321 and 322 (e.g., that may typically be primarily inductive in many embodiments) with an inductive network that includes (multiple) inductor(s), resistor(s) and capacitor(s). The design focus idea is to use more elements (i.e., the appropriate number and combination of elements) to match the impedance looking towards board and/or package more precisely within a broader frequency range and at the same time to create a resonant circuit to generate peaking at high frequency so that the bandwidth of the circuit can be extended. In this case, the overall series resistance in the input impedances 321 and 322 of the matching impedance network 320 (e.g., which may be largely inductive in many instances) needs to be small in order to still have a good impedance matching at the low frequencies and to be able to create effective peaking to extend the bandwidth.
Differential termination impedance 553 includes two 50Ω series connected resistors; these particular values (e.g., 50Ω) may be selected in an effort to mach the characteristic impedance of the pads and associated bond wire interfacing of the package and/or circuit board side. In addition, as mentioned above with respect to another embodiment, a low impedance path can be provided to create an AC ground for improved common mode reflection. A relatively large capacitor, or other appropriately selected low impedance component combination, can be connected between the shared node of the two 50Ω series connected resistors and ground.
For each of these embodiments depicted within the
A current source transistor may be biased by a bias voltage so that a constant current flows from drain to source in the current source transistor. Two separate differential transistors compose a wideband differential transistor pair. A first differential transistor has its gate tied to the negative end of a first series peaking inductor L1, while a positive differential input signal INP is coupled to the positive end of the first series peaking inductor L1. Similarly, a second differential transistor has its gate tied to the negative end of a second series peaking inductor L2, while a negative differential input signal INN is coupled to the positive end of the second series peaking inductor L2. In addition, two series connected 50Ω termination resistors are connected between the gates of the first differential transistor and the second first differential transistor.
As also provided above within other embodiments, a low impedance path can be provided to create an AC ground for improved common mode reflection. A relatively large capacitor (C0) can be connected between the shared node of the termination resistors (i.e., the two series connected 50Ω resistors) and ground.
Assuming that the first and second differential transistors are identical, then the first and second series peaking inductors L1 and L2 have the same inductance. A first output resistor R3 has its negative end tied to the drain of the first differential transistor, and has its positive end tied to the negative end of a first shunt peaking inductor L3. A second output resistor R4 has its negative end tied to the drain of the second differential transistor, and has its positive end tied to the negative end of a second shunt peaking inductor L4. The positive ends of the first and second shunt peaking inductors L3 and L4 are tied to the positive supply voltage (shown as VCC). Preferably, the first and second output resistors R3 and R4 have the same resistance value R, and the first and second shunt peaking inductors L3 and L4 have the same inductances. A first capacitor C1 (which may be referred to as a first Miller cancellation capacitor C1) has its positive end coupled to the drain of the second differential transistor, and has its negative end coupled to the gate of the first differential transistor. A second capacitor C2 (which may be referred to as a second Miller cancellation capacitor C2) has its positive end coupled to the drain of the first differential transistor, and has its negative end coupled to the gate of the second differential transistor. A first output signal OUTP is taken at the drain of the second differential transistor, and the second output signal OUTN is taken at the drain of the first differential transistor.
The entirety of input series inductors (L1 and L2), the two 50Ω resistors, the capacitor (C0), the differential pair coupled to the current source, the capacitors (C1 and C2), the series load connected resistors and inductors (R3 and L3 as well as R4 and L4) can all be implemented within a single package of silicon 720.
Referring back to
The advantage of the novel design being presented herein is further illustrated when comparing
When comparing
For the differential mode, a circuit, designed in accordance with an embodiment of the invention, also reduces the input reflection by matching the impedance looking towards the silicon to the impedance looking towards the board/package, as shown in
In order not to degrade the reflection at very low frequencies, the input impedances (e.g., that may includes 1 or more series connected inductors) should have relatively low series parasitic resistance. In other words, any inductors employed therein should have a quality factor that is reasonably high. This would also help to extend the bandwidth more effectively because if the quality factor is too low, the resonant peak in the frequency response of the C3MOS wideband input data amplifier circuit will be too small to impact on the overall bandwidth.
This diagram shows a communication transceiver 1010 that may be implemented in any of a wide variety of communication systems. For example, the communication transceiver 1010 may communicatively couple to and communicate with an Ethernet network 1099. Such an Ethernet network 1099 may be implemented as a fiber-optic network; generally speaking, the Ethernet network 1099 may also be implemented as a wired network or a combination network that includes both wired and wireless components. As desired, the communication transceiver 1010 may be implemented to perform bi-directional communication with a wide variety of communication system types. In addition, the communication transceiver 1010 may be implemented as a single integrated circuit in some embodiments. Alternatively, various components of the communication transceiver 1010 and the functional blocks included therein may also be implemented using individual integrated circuits, and these integrated circuits may be integrated together to form a larger module or device that composes the communication transceiver 1010.
Looking at the bi-directional capability of the communication transceiver 1010, it can be seen that there is an upstream and a downstream flow. Looking from another perspective, there in an input flow to the communication transceiver 1010, and there is an output flow from the communication transceiver 1010. The input flow within the communication transceiver 1010 may come from 1 or more other blocks (shown as reference numeral 1029) within or outside of the communication transceiver 1010; this flow passes to a transmitter 1020. This transmitter 1020 may be simply a functional block within the communication transceiver 1010 (i.e., when the communication transceiver 1010 is implemented as a singular integrated circuit). Alternatively, this transmitter 1020 may itself be a distinct integrated circuit that is part of a number of integrated circuits that compose the communication transceiver 1010. Analogously, the input flow to the communication transceiver 1010 comes from the very network to which the communication transceiver 1010 communicatively couples and with which the communication transceiver communicates (e.g., input flow from the Ethernet network 1099). This input flow to the communication transceiver 1010 (e.g., from the Ethernet network 1099) may then be viewed as an outflow within the communication transmitter (e.g., outflow from the receiver 1030 yet still within the transceiver 1010) as it passes to 1 or more other blocks (shown as reference numeral 1039) within or outside of the communication transceiver 1010 after having passed through the initial processing component of a receiver 1030. As with the transmitter 1020, this receiver 1030 may be simply a functional block within the communication transceiver 1010 (i.e., when the communication transceiver 1010 is implemented as a singular integrated circuit). Alternatively, this receiver 1030 may itself be a distinct integrated circuit that is part of a number of integrated circuits that compose the communication transceiver 1010.
It is common to employ various amplifier and/or buffer stages within each of the paths (input and output) within the communication transceiver 1010. For example, each of the transmitter 1020 and the receiver 1030 is shown as including a plurality of such stages. Specifically, the transmitter 1020 is shown as having stage 1021, stage 1022, stage 1023, . . . , and stage 1024; the receiver 1030 is shown as having stage 1031, stage 1032, stage 1033, . . . , and stage 1034. Any one of these stages may be implemented according to a C3MOS wideband input data amplifier circuit that has been built.
However, in one particular stage of interest being the stage 1034 of the receiver 1030 (this being the input stage to the communication transceiver 1010), it is often desirable to perform appropriate impedance matching since this is the interface between the silicon of the communication transceiver 1010 and the package and/or board to which the communication transceiver 1010 communicatively couples. For example, it is the interface indicated by this stage 1034 at which any undesirable and deleterious reflections could arise if there is not appropriate impedance matching.
While it is noted that an embodiment of a C3MOS wideband input data amplifier circuit may be employed at any of the stages indicated within the transmitter 1020 and the receiver 1030 of the communication transceiver 1010, it may be of particular interest in a given application to use such a C3MOS wideband input data amplifier circuit at the stage 1034 of the receiver 1030 of the communication transceiver 1010 to ensure appropriate impedance matching. As described above, a designer is provided a great deal of latitude in designing an input matching impedance network for a C3MOS wideband input data amplifier circuit (including using inductors, capacitors, and/or resistors) to ensure appropriate impedance matching at this interface thereby reducing (if not eliminating completely) any undesirable and deleterious reflections.
It is also noted that certain aspects of the invention may be also included within a communication receiver device that does not have transmitter capability. Such an embodiment of a C3MOS wideband input data amplifier circuit can also be included in such a receiver device without departing from the scope and spirit of the invention.
In view of the above detailed description of the invention and associated drawings, other modifications and variations will now become apparent. It should also be apparent that such other modifications and variations may be effected without departing from the spirit and scope of the invention.
The present U.S. Utility Patent Application claims priority pursuant to 35 U.S.C. §119(e) to the following U.S. Provisional Patent Application which is hereby incorporated herein by reference in its entirety and made part of the present U.S. Utility Patent Application for all purposes: 1. U.S. Provisional Application Ser. No. 60/703,908, entitled “Current-controlled CMOS (C3MOS) wideband input data amplifier for reduced differential and common-mode reflection,” filed Friday, Jul. 29, 2005 (07/29/2005), now abandoned. The following U.S. Utility patent applications are hereby incorporated herein by reference in their entirety and made part of the present U.S. Utility patent application for all purposes: 1. U.S. Utility patent application Ser. No. 09/484,856, entitled “Current-controlled CMOS logic family,” filed Jan. 18, 2000 (01/18/2000), now U.S. Pat. No. 6,424,194 B1, issued Jul. 23, 2002 (07/23/2002). 2. U.S. Utility patent application Ser. No. 09/610,905, entitled “Current-controlled CMOS circuits with inductive broadbanding,” filed Jul. 6, 2000 (07/06/2000), now U.S. Pat. No. 6,340,899 B1, issued Jan. 22, 2002 (01/22/2002). 3. U.S. Utility patent application Ser. No. 10/028,806, entitled “Current-controlled CMOS wideband data amplifier circuits,” filed Oct. 25, 2001 (10/25/2001), now U.S. Pat. No. 6,624,699 B2, issued Sep. 23, 2003 (09/23/2003).
Number | Name | Date | Kind |
---|---|---|---|
3569732 | Christensen | Mar 1971 | A |
4333020 | Maeder | Jun 1982 | A |
4395774 | Rapp | Jul 1983 | A |
4449248 | Leslie et al. | May 1984 | A |
4519068 | Krebs et al. | May 1985 | A |
4545023 | Mizzi | Oct 1985 | A |
4599526 | Paski | Jul 1986 | A |
4649293 | Ducourant | Mar 1987 | A |
4680787 | Marry | Jul 1987 | A |
4727309 | Vajdic et al. | Feb 1988 | A |
4731796 | Masterson et al. | Mar 1988 | A |
4737975 | Shafer | Apr 1988 | A |
4761822 | Maile | Aug 1988 | A |
4777657 | Gillaspie | Oct 1988 | A |
4794649 | Fujiwara | Dec 1988 | A |
4804954 | Macnak et al. | Feb 1989 | A |
4806796 | Bushey et al. | Feb 1989 | A |
4807282 | Kazan et al. | Feb 1989 | A |
4817115 | Campo et al. | Mar 1989 | A |
4850009 | Zook et al. | Jul 1989 | A |
4890832 | Komaki | Jan 1990 | A |
4894792 | Mitchell et al. | Jan 1990 | A |
4916441 | Gombrich | Apr 1990 | A |
4954793 | Misu et al. | Sep 1990 | A |
4964121 | Moore | Oct 1990 | A |
4969206 | Desrochers | Nov 1990 | A |
4970406 | Fitzpatrick et al. | Nov 1990 | A |
4977611 | Maru | Dec 1990 | A |
4995099 | Davis | Feb 1991 | A |
5008879 | Fischer et al. | Apr 1991 | A |
5025486 | Klughart | Jun 1991 | A |
5029183 | Tymes | Jul 1991 | A |
5031231 | Miyaski | Jul 1991 | A |
5033109 | Kawano et al. | Jul 1991 | A |
5041740 | Smith | Aug 1991 | A |
5055659 | Hendrick et al. | Oct 1991 | A |
5055660 | Bertagna et al. | Oct 1991 | A |
5079452 | Lain et al. | Jan 1992 | A |
5081402 | Koleda | Jan 1992 | A |
5087099 | Stolarczyk | Feb 1992 | A |
5115151 | Hull et al. | May 1992 | A |
5117501 | Childress et al. | May 1992 | A |
5119502 | Kallin et al. | Jun 1992 | A |
5121408 | Cai et al. | Jun 1992 | A |
5123029 | Bantz et al. | Jun 1992 | A |
5128938 | Borras | Jul 1992 | A |
5134347 | Koleda | Jul 1992 | A |
5142573 | Umezawa | Aug 1992 | A |
5150361 | Wieczorek et al. | Sep 1992 | A |
5152006 | Klaus | Sep 1992 | A |
5153878 | Krebs | Oct 1992 | A |
5175870 | Mabey et al. | Dec 1992 | A |
5177378 | Nagasawa | Jan 1993 | A |
5179721 | Comroe et al. | Jan 1993 | A |
5181200 | Harrison | Jan 1993 | A |
5196805 | Beckwith et al. | Mar 1993 | A |
5216295 | Hoang | Jun 1993 | A |
5230084 | Nguyen | Jul 1993 | A |
5239662 | Danielson et al. | Aug 1993 | A |
5241542 | Natarajan et al. | Aug 1993 | A |
5241691 | Owen | Aug 1993 | A |
5247656 | Kabuo et al. | Sep 1993 | A |
5249220 | Moskowitz et al. | Sep 1993 | A |
5249302 | Metroka et al. | Sep 1993 | A |
5265238 | Canova, Jr. et al. | Nov 1993 | A |
5265270 | Stengel et al. | Nov 1993 | A |
5274666 | Dowdell et al. | Dec 1993 | A |
5276680 | Messenger | Jan 1994 | A |
5278831 | Mbey et al. | Jan 1994 | A |
5289055 | Razavi | Feb 1994 | A |
5289469 | Tanaka | Feb 1994 | A |
5291516 | Dixon et al. | Mar 1994 | A |
5293639 | Wilson et al. | Mar 1994 | A |
5296849 | Ide | Mar 1994 | A |
5297144 | Gilbert et al. | Mar 1994 | A |
5301196 | Ewen et al. | Apr 1994 | A |
5323392 | Ishii et al. | Jun 1994 | A |
5331509 | Kikinis | Jul 1994 | A |
5345449 | Buckingham et al. | Sep 1994 | A |
5349649 | Iijima | Sep 1994 | A |
5361397 | Wright | Nov 1994 | A |
5363121 | Freund | Nov 1994 | A |
5373149 | Rasmussen | Dec 1994 | A |
5373506 | Tayloe et al. | Dec 1994 | A |
5390206 | Rein et al. | Feb 1995 | A |
5392023 | D'Avello et al. | Feb 1995 | A |
5406615 | Miller, II et al. | Apr 1995 | A |
5406643 | Burke et al. | Apr 1995 | A |
5418837 | Johansson et al. | May 1995 | A |
5420529 | Allman et al. | May 1995 | A |
5423002 | Hart | Jun 1995 | A |
5426637 | Derby et al. | Jun 1995 | A |
5428636 | Meier | Jun 1995 | A |
5430845 | Rimmer et al. | Jul 1995 | A |
5434518 | Sinh et al. | Jul 1995 | A |
5438329 | Gastouniotis et al. | Aug 1995 | A |
5440560 | Rypinski | Aug 1995 | A |
5457412 | Tamba et al. | Oct 1995 | A |
5459412 | Mentzer | Oct 1995 | A |
5465081 | Todd | Nov 1995 | A |
5481265 | Russell | Jan 1996 | A |
5481562 | Pearson et al. | Jan 1996 | A |
5491367 | Schinzel | Feb 1996 | A |
5493311 | Itoh et al. | Feb 1996 | A |
5510734 | Sone | Apr 1996 | A |
5510748 | Erhart et al. | Apr 1996 | A |
5521530 | Yao et al. | May 1996 | A |
5533029 | Gardner | Jul 1996 | A |
5535373 | Oinowich | Jul 1996 | A |
5544222 | Robinson et al. | Aug 1996 | A |
5548230 | Gerson et al. | Aug 1996 | A |
5576644 | Pelella | Nov 1996 | A |
5579487 | Meyerson et al. | Nov 1996 | A |
5584048 | Wieczorek | Dec 1996 | A |
5600267 | Wong et al. | Feb 1997 | A |
5606268 | Van Brunt | Feb 1997 | A |
5614841 | Marbot et al. | Mar 1997 | A |
5625308 | Matsumoto et al. | Apr 1997 | A |
5628055 | Stein | May 1997 | A |
5630061 | Richter et al. | May 1997 | A |
5640356 | Gibbs | Jun 1997 | A |
5675584 | Jeong | Oct 1997 | A |
5680633 | Koenck et al. | Oct 1997 | A |
5708399 | Fujii et al. | Jan 1998 | A |
5724361 | Fiedler | Mar 1998 | A |
5732346 | Lazaridis et al. | Mar 1998 | A |
5740366 | Mahany et al. | Apr 1998 | A |
5744366 | Kricka et al. | Apr 1998 | A |
5767699 | Bosnyak et al. | Jun 1998 | A |
5796727 | Harrison et al. | Aug 1998 | A |
5798658 | Werking | Aug 1998 | A |
5821809 | Boerstler et al. | Oct 1998 | A |
5839051 | Grimmett et al. | Nov 1998 | A |
5866921 | Kim | Feb 1999 | A |
5877642 | Takahashi | Mar 1999 | A |
5892382 | Ueda et al. | Apr 1999 | A |
5903176 | Westgate | May 1999 | A |
5905386 | Gerson | May 1999 | A |
5940771 | Golnick et al. | Aug 1999 | A |
5945847 | Ransijn | Aug 1999 | A |
5945858 | Sato | Aug 1999 | A |
5945863 | Coy | Aug 1999 | A |
5969556 | Hayakawa | Oct 1999 | A |
6002279 | Evans et al. | Dec 1999 | A |
6014041 | Somasekhar et al. | Jan 2000 | A |
6014705 | Koenck et al. | Jan 2000 | A |
6028454 | Elmasry et al. | Feb 2000 | A |
6037841 | Tanjii et al. | Mar 2000 | A |
6037842 | Bryan et al. | Mar 2000 | A |
6038254 | Ferraiolo et al. | Mar 2000 | A |
6060951 | Inoue | May 2000 | A |
6061747 | Ducaroir et al. | May 2000 | A |
6081162 | Johnson | Jun 2000 | A |
6094074 | Chi | Jul 2000 | A |
6104214 | Ueda et al. | Aug 2000 | A |
6111425 | Bertin et al. | Aug 2000 | A |
6114843 | Olah | Sep 2000 | A |
6188339 | Hasegawa | Feb 2001 | B1 |
6194950 | Kibar et al. | Feb 2001 | B1 |
6222380 | Gerowitz et al. | Apr 2001 | B1 |
6232844 | Talaga, Jr. | May 2001 | B1 |
6259312 | Murtojarvi | Jul 2001 | B1 |
6259320 | Song et al. | Jul 2001 | B1 |
6259321 | Song et al. | Jul 2001 | B1 |
6265898 | Bellaouar | Jul 2001 | B1 |
6265944 | Conta et al. | Jul 2001 | B1 |
6310501 | Yamashita | Oct 2001 | B1 |
6366166 | Belot | Apr 2002 | B1 |
6374311 | Mahany et al. | Apr 2002 | B1 |
6414558 | Ryan et al. | Jul 2002 | B1 |
6417737 | Moloudi et al. | Jul 2002 | B1 |
6424194 | Hairapetian | Jul 2002 | B1 |
6463092 | Kim et al. | Oct 2002 | B1 |
6566720 | Aldrich | May 2003 | B2 |
6608536 | Fallahi | Aug 2003 | B2 |
6624699 | Yin et al. | Sep 2003 | B2 |
6774721 | Popescu et al. | Aug 2004 | B1 |
6864558 | Momtaz et al. | Mar 2005 | B2 |
6888369 | Wang et al. | May 2005 | B1 |
6949988 | Fallahi | Sep 2005 | B2 |
7109799 | Yin et al. | Sep 2006 | B2 |
7205844 | Su et al. | Apr 2007 | B2 |
20020017921 | Green | Feb 2002 | A1 |
20030034843 | Fanous et al. | Feb 2003 | A1 |
20040056717 | Yin et al. | Mar 2004 | A1 |
20040104746 | Kim et al. | Jun 2004 | A1 |
20050093628 | Chen | May 2005 | A1 |
Number | Date | Country |
---|---|---|
0685933 | Jun 1995 | EP |
1 306 970 | Jun 2002 | EP |
1 480 333 | Nov 2004 | EP |
WO 8101780 | Jun 1981 | WO |
WO 0163767 | Aug 2001 | WO |
Number | Date | Country | |
---|---|---|---|
20070024369 A1 | Feb 2007 | US |
Number | Date | Country | |
---|---|---|---|
60703908 | Jul 2005 | US |