Claims
- 1. A metal-oxide-semiconductor field-effect transistor (MOSFET) circuit fabricated on a silicon substrate, comprising:
first circuitry implemented using current-controlled complementary metal-oxide semiconductor C3MOS logic wherein logic levels are signaled by current steering in one of two or more branches in response to differential input signals, the first circuitry being configured to process a first signal having a first frequency; and second circuitry coupled to the first circuitry and implemented using conventional complementary metal-oxide-semiconductor (CMOS) logic wherein substantially zero static current is dissipated, wherein, the first circuitry is coupled to a first power supply voltage and the second circuitry is coupled to a second power supply voltage that is different than the first power supply voltage.
- 2. The circuit of claim 1 wherein the first power supply voltage is higher in magnitude than the second power supply voltage.
- 3. The circuit of claim 2 wherein the second power supply voltage is the maximum power supply voltage specified by CMOS process used to fabricate the circuit.
- 4. The circuit of claim 1 wherein the second power supply voltage is generated on-chip from the first power supply voltage.
- 5. The circuit of claim 4 further comprising a voltage generator coupled to the first power supply voltage and configured to generate the second power supply voltage.
- 6. The circuit of claim 1 wherein the first circuitry comprises one or more C3MOS logic stages, wherein a C3MOS logic stage comprises at least three components including an input transistor coupled between a load device and a tail transistor that are stacked between the first power supply voltage and a lower potential.
- 7. The circuit of claim 6 wherein the first circuitry further comprises a pre-driver coupled to an input of a C3MOS logic stage, and configured to bias an input signal to the C3MOS logic stage for enhancing speed of operation of the C3MOS logic stage.
- 8. The circuit of claim 7 wherein the pre-driver reduces a common mode voltage level of the input signal.
- 9. The circuit of claim 1 wherein the first circuitry comprises an input circuit that is implemented using the C3MOS logic, and is configured to deserialize a first signal into a plurality of lower frequency signals.
- 10. The circuit of claim 9 wherein the second circuitry comprises conventional CMOS logic that is configured to process the plurality of lower frequency signals to generate a plurality of lower frequency processed signals.
- 11. The circuit of claim 10 wherein the first circuitry further comprises an output circuit that is implemented using the C3MOS logic, and is configured to serialize the plurality of processed signals into one output signal.
- 12. A metal-oxide-semiconductor field-effect transistor (MOSFET) circuit comprising:
a first circuit implemented using current-controlled complementary metal-oxide semiconductor (C3MOS) logic wherein logic levels are signaled by current steering in one of two or more branches in response to differential input signals, the first circuit receiving a first power supply voltage; a second circuit coupled to the first circuit and implemented using conventional complementary metal-oxide-semiconductor (CMOS) logic wherein substantially zero static current is dissipated, the second circuit receiving a second power supply voltage that is lower in magnitude than the first power supply voltage; and a third circuit coupled to the second circuit and implemented using C3MOS logic, the third circuit receiving the first power supply voltage.
- 13. The MOSFET circuit of claim 12 wherein the first circuit comprises a deserializer that receives an input signal having a first frequency and using a clock signal generates a first output signal, the first output signal comprising N signals having a second frequency that is lower than the first frequency, where N is an integer greater than one.
- 14. The MOSFET circuit of claim 13 wherein the second circuit comprises N substantially identical CMOS circuits that respectively process the N signals and generate a second output signal, the second output signal comprising N processed signals.
- 15. The MOSFET circuit of claim 14 wherein the third circuit comprises a serializer that receives the N processed signals and generates a third output signal.
- 16. The MOSFET circuit of claim 15 wherein the second circuit comprises core transceiver circuitry.
- 17. The MOSFET circuit of claim 12 further comprising a voltage generator coupled to receive the first power supply voltage and configured to generate the second power supply voltage.
- 18. A method for processing high speed signals using silicon complementary metal-oxide-semiconductor (CMOS) technology, the method comprising:
receiving the high speed signal at a first circuit that uses current-controlled complementary metal-oxide semiconductor (C3MOS) logic wherein logic levels are signaled by current steering in one of two or more branches in response to differential input signals; powering the first circuit using a first power supply voltage; converting the high speed signal into a lower frequency signal; processing the lower frequency signal by a second circuit that uses standard CMOS logic wherein substantially zero static current is dissipated; and powering the second circuit using a second power supply voltage that is smaller in magnitude than the first power supply voltage.
- 19. The method of claim 18 wherein further comprising generating the second power supply voltage from the first power supply voltage.
- 20. The method of claim 18 wherein the step of converting comprises deserializing the high speed signal into a plurality of lower frequency signals.
CROSS-REFERENCES TO RELATED APPLICATIONS
[0001] This application is a Continuation-in-Part of U.S. patent application Ser. No. 09/484,856, filed Jan. 18, 2000, which claims priority from U.S. Provisional Patent Application No. 60/141,355, filed Jun. 28, 1999, the disclosures of which are each incorporated herein by reference for all purposes.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60141355 |
Jun 1999 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09484856 |
Jan 2000 |
US |
Child |
10177031 |
Jun 2002 |
US |