Claims
- 1. A current-controlled metal-oxide-semiconductor field-effect transistor (MOSFET) circuit fabricated on a silicon substrate, comprising:
first and second n-channel MOSFETs having their source terminals coupled to a first node, their gate terminals coupled to receive a first and second differential logic signals, respectively, and their drain terminals coupled respectively to first and second output nodes; first and second series RL circuits respectively coupled between said first and second output nodes and a logic high level; first and second capacitive loads (CL) respectively coupled to said output nodes; a current-source n-channel MOSFET coupled between the source terminals of the first and second select n-channel MOSFETs and a logic low level.
- 2. The circuit of claim 1 wherein:
the magnitude of CL, R, and L are about equal to values determined by the relation L=(0.35)*CLR2.
- 3. A current-controlled metal-oxide-semiconductor field-effect transistor (MOSFET) circuit fabricated on a silicon substrate, comprising:
a multiplexing circuit including: first and second n-channel MOSFETs having their source terminals coupled to a first node, their gate terminals coupled to receive a first pair of differential logic signals, respectively, and their drain terminals coupled to a true output and a complementary output, respectively; third and fourth n-channel MOSFETs having their source terminals coupled to a second node, their gate terminals coupled to receive a second pair of differential logic signals, and their drain terminals coupled to the true output and a complementary output, respectively; first and second RL series circuits respectively coupling the true output and the complementary output to a logic high level; a first select n-channel MOSFET having a drain terminal coupled to the first node, a gate terminal coupled to receive a first select logic signal, and a source terminal; and a second select n-channel MOSFET having a drain terminal coupled to the second node, a gate terminal coupled to receive a second select logic signal, and a source terminal.
- 4. The circuit of claim 3 further comprising:
first and second capacitive loads, CL, coupled, respectively, the true and complementary outputs, with the magnitude of CL, R, and L are about equal to values determined by the relation L=(0.35)*CLR2.
- 5. A current-controlled metal-oxide-semiconductor field-effect transistor (MOSFET) circuit fabricated on a silicon substrate, comprising a flip-flop including:
a first clocked latch comprising:
first and second n-channel MOSFETs having their source terminals connected together, their gate terminals coupled to receive a pair of differential logic signals, respectively, and their drain terminals connected to a first output and a second output, respectively; a first clocked n-channel MOSFET having a drain terminal coupled to the source terminals of the first and second n-channel MOSFETs, a gate terminal coupled to receive a first clock signal CK, and a source terminal; third and fourth n-channel MOSFETs having their source terminals coupled together, their gate terminals and drain terminals respectively cross-coupled to the first output and the second output; a second clocked n-channel MOSFET having a drain terminal coupled to the source terminals of the third and fourth n-channel MOSFETs, a gate terminal coupled to receive a second clock signal CKB, and a source terminal; first and second RL series circuits respectively coupling the first output and the second output to a logic high level; and a second clocked latch comprising:
fifth and sixth n-channel MOSFETs having their source terminals connected together, their gate terminals coupled to receive a pair of differential logic signals, respectively, and their drain terminals connected to a third output and a fourth output, respectively; a third clocked n-channel MOSFET having a drain terminal coupled to the source terminals of the fifth and sixth n-channel MOSFETs, a gate terminal coupled to receive a second clock signal CKB, and a source terminal; seventh and eighth n-channel MOSFETs having their source terminals coupled together, their gate terminals and drain terminals respectively cross-coupled to the third output and the fourth output; a fourth clocked n-channel MOSFET having a drain terminal coupled to the source terminals of the seventh and eighth n-channel MOSFETs, a gate terminal coupled to receive a first clock signal CK, and a source terminal; third and fourth LR series circuits respectively coupling the third output and the fourth output to a logic high level; wherein, the gate terminals of the fifth and sixth n-channel MOSFETs in the second clocked latch respectively couple to the first output and the second output of the first clocked latch.
- 6. The circuit of claim 3 further comprising:
first and second capacitive loads, CL, coupled, respectively, the true and complementary outputs of said second latch, with the magnitude of CL, R, and L are about equal to values determined by the relation L=(0.35)*CLR2.
- 7. A metal-oxide-semiconductor field-effect transistor (MOSFET) circuit fabricated on a silicon substrate, comprising:
first circuitry implemented, including first and second output nodes and power supply nodes, using current-controlled complementary metal-oxide semiconductor (C3MOS) logic with inductive broadbanding wherein logic levels are signaled by current steering in one of two or more branches in response to differential input signals, and wherein first and second series connected RL circuits couple, respectively, the first and second output nodes to the first and second power supply nodes, the first circuitry being configured to receive an input signal having a first frequency and to generate a first output signal having a second frequency lower than the first frequency; second circuitry implemented using current-controlled complementary metal-oxide semiconductor (C3MOS) logic wherein logic levels are signaled by current steering in one of two or more branches in response to differential input signals, the second circuitry being configured to receive said first output input signal having and to generate an second output signal having a third frequency lower than the second frequency; and third circuitry implemented using conventional complementary metal-oxide-semiconductor (CMOS) logic wherein substantially zero static current is dissipated, the second circuitry being configured to receive and process the output signal having the third frequency.
- 8. The MOSFET circuit of claim 4 wherein the first circuitry comprises an input circuit that is implemented using the C3MOS with inductive broadbanding logic, and is configured to deserialize the input signal into a plurality of lower frequency signals.
- 9. The MOSFET circuit of claim 5 wherein the second circuitry comprises conventional CMOS logic that is configured to process the plurality of lower frequency signals to generate a plurality of lower frequency processed signals.
- 10. The MOSFET circuit of claim 4 wherein the circuit comprises a transceiver, the transceiver comprising:
a first input deserializer implemented by the C3MOS with inductive broadbanding logic, and configured to receive the input signal having the first frequency and to generate a plurality of parallel first signals at the second frequency; a second input deserializer implemented by the C3MOS logic, and configured to receive the first output having the second frequency and to generate a plurality of parallel third signals at the third frequency; core circuitry implemented by the CMOS logic, and coupled to said input deserializer, the core circuitry being configured to process the plurality of parallel signal at the third frequency; a first output serializer implemented by the C3MOS logic, and coupled to the core circuitry, the serializer being configured to receive the plurality of parallel signals and to generate a plurality of parallel second output signal at the second frequency; and a second output serializer implemented by the C3MOS with inductive broadbanding logic, and coupled to the first serializer, the second serializer being configured to receive the plurality of parallel second signals and to generate a single output signal at the first frequency.
CROSS-REFERENCES TO RELATED APPLICATIONS
[0001] This application is a continuation of and claims the benefit of U.S. provisional patent application No. 60/184,703, filed Feb. 24, 2000, the disclosure of which is incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60184703 |
Feb 2000 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09965235 |
Sep 2001 |
US |
Child |
10315473 |
Dec 2002 |
US |
Parent |
09610905 |
Jul 2000 |
US |
Child |
09965235 |
Sep 2001 |
US |