This application claims priority of Japanese Patent Application No. 2008-106024 filed Apr. 15, 2008 which is incorporated herein by reference in its entirety.
The present invention relates to an active matrix display device having a self-emissive element of a current-driven type in each of a plurality of pixels arranged in a matrix form and in which a display is achieved by controlling a current of the self-emissive element.
As shown in
As shown in
An image data signal, a horizontal synchronization signal, a pixel clock, and other drive signals are supplied to the source driver 10, and the horizontal synchronization signal, a vertical synchronization signal, and other drive signals are supplied to the gate driver 12. The data line Data in the vertical direction extends from the source driver 10 for each column of the pixel sections 14 and the gate line Gate in the horizontal direction extends from the gate driver 12 for each row of the pixel sections 14.
The gate line (Gate) extending along the horizontal direction is set to a high level so that the selection TFT 2 is switched on, and a data signal having a voltage corresponding to a display brightness is supplied to the data line (Data) extending along the vertical direction in this state so that the data signal is accumulated in the storage capacitor C. With this process, a drive current corresponding to the data signal accumulated in the storage capacitor C is supplied by the driving TFT 1 to the organic EL element 3, and the organic EL element 3 emits light.
The current of the organic EL element 3 and the amount of light emission are in an approximate proportional relationship. Normally, a voltage (Vth) at which a drain current starts to flow around a black level of the image is supplied between the gate and PVDD (Vgs) of the driving TFT 1. As an amplitude of the image signal, an amplitude which results in a predetermined brightness around a white level is used.
In consideration of this, as shown in
Although the resistance component due to the electrical wiring is not shown in the pixel circuit of
If the reduction in the source voltage of the driving TFT 1 occurs when the selection TFT 2 is switched ON and a data voltage is written to the storage capacitor C, because the data voltage written to the gate does not vary, the absolute value of Vgs of the driving TFT 1 is reduced, resulting in a reduction in the current in the driving TFT 1, a reduction in the current of the organic EL element 3, and a reduction in the light emission brightness. In order to solve this problem, in U.S. Patent Application Publication No. 2007/0128583, a transistor which switches the current of the pixel OFF during writing of data is added in order to prevent the voltage drop of the horizontal line.
As described, when a current flows through a power supply line having a resistance component, a power supply voltage of the pixel circuit is reduced and the display brightness becomes uneven. For example, in a panel in which a power supply line is placed as shown in
In accordance with the present invention, there is provided, in an electroluminescent display device having a plurality of pixels arranged in a plurality of rows and one or more columns and having for each row a respective gate line placed along a horizontal direction, wherein each pixel includes a selection thin film transistor (TFT) and a driving TFT each having respective first, second and gate electrodes, and an electroluminescence (EL) element, wherein the second electrode of the selection TFT is connected to the gate electrode of the driving TFT and the second electrode of the driving TFT is connected to the EL element, and wherein each gate line is connected to the respective gate electrodes of the selection TFTs of the pixels in the corresponding row, the improvement comprising:
(a) a first and a second power supply;
(b) a respective power supply line for each row, wherein each power supply line is placed along a horizontal direction and is connected to the respective first electrodes of the driving TFTs of the pixels in the corresponding row;
(c) a plurality of switches, each connected to one or more power supply lines, for selectively connecting the corresponding one or more power supply lines to either the first or the second power supply;
(d) a gate driver for selecting a gate line; and
(e) a selecting circuit for controlling the plurality of switches, wherein the selecting circuit causes the power supply line corresponding to the selected gate line to be connected to the first power supply, and the one or more power supply lines not corresponding to the selected gate line to be connected to the second power supply.
According to one aspect of the present invention, there is provided an active matrix display device having a self-emissive element of a current-driven type in each of a plurality of pixels arranged in a matrix form and in which a display is achieved by controlling a current of the self-emissive element, the active matrix display device including a gate line which is placed along a horizontal direction and which switches a thin film transistor for supplying data to pixels of a corresponding horizontal line ON and OFF, a horizontal power supply line which is placed along a horizontal direction and which supplies a current to pixels of a corresponding horizontal line, and a switch wherein the horizontal power supply lines are divided into groups, each including one or a plurality of the horizontal power supply lines, and the switch connects, in a switching manner, the group of the horizontal power supply lines to at least two power supplies, wherein, with the switch, different power supplies are used for a power supply connected to the horizontal power supply line of a group to which a horizontal line selected by the gate line belongs and for a power supply connected to a horizontal power supply line of a group which does not include the horizontal line selected by the gate line.
According to another aspect of the present invention, it is preferable that, in the active matrix display device, the group includes a plurality of horizontal power supply lines, the active matrix display device includes a connecting section which is provided on one side or on both sides of the horizontal power supply line and which connects a plurality of horizontal power supply lines within a group, and the switch connects the connecting section to at least two power supplies in a switching manner.
According to another aspect of the present invention, it is preferable that, in the active matrix display device, the group includes one horizontal power supply line, and the switch connects each horizontal power supply line to at least two power supplies in a switching manner.
According to another aspect of the present invention, it is preferable that, in the active matrix display device, switching of the switch is controlled by the gate line.
According to another aspect of the present invention, it is preferable that, in the active matrix display device, as a power supply of a group to which a horizontal line selected by the gate line belongs, a voltage which is lower than a voltage of a power supply of other groups is used.
According to another aspect of the present invention, it is preferable that, in the active matrix display device, the self-emissive element of current-driven type is an organic electroluminescence element.
The present invention can inhibit a phenomenon in which a power supply voltage of a pixel circuit is reduced during writing of data, the data to be written varies, and the display brightness becomes uneven.
Preferred embodiments of the present invention will be described in detail with reference to the drawings, wherein:
A preferred embodiment of the present invention will now be described with reference to the drawings.
Horizontal PVDD lines 24 are grouped with four lines being one group, and left-side ends of the horizontal PVDD lines of one group are connected by a connecting line 26. The connecting section is connected to one of the two vertical PVDD lines 22a and 22b in a switching manner through the switch 28. In other words, in this example configuration, a switch 28 is provided for each group of four horizontal PVDD lines 24.
When, on the other hand, a gate line of a horizontal line should be set to the high level in order to write data to the pixel on the horizontal line in the group, the switch 28 is controlled simultaneously with setting of the high level such that PVDDb is supplied from the vertical PVDD line 22b, and the switch is switched to the side b. The control of the switch 28 is executed by a PVDD line selecting circuit 30 based on a horizontal synchronization signal (HD) or the like. Basically, when the gate driver 12 selects gate lines Gatem−Gatem+3, switches 28 corresponding to these gate lines are selected.
Normally, the image data is written for each line from the upper part of the screen. In other words, the gate line Gate is set to the high level line by line, and pixel data supplied to the corresponding data line Data is read in the corresponding pixel section 14. Because of this, the gate lines Gatem to Gatem+3 are set to the high level in order, and the switch is switched to the side b during this process. In this process, because the current flowing from the power supply PVDDb through the vertical PVDD line 22b is a total of currents of the pixels of the four lines, the current is “4/(total number of horizontal lines)” of the pixel current of one screen. Therefore, it is easy to design the vertical PVDD line 22b so that the resistance is set to an extent that the voltage drop from the power supply terminal (PVDDb terminal) to the switch can be ignored. If the voltage drop due to the resistance of the horizontal PVDD line 24 can be ignored, an accurate data voltage can be written to the pixel.
On the other hand, pixels of all other lines are connected to the vertical PVDD line 22a. Because of this, a large current flows through the vertical PVDD line 22a and the current changes according to the content of the image. Therefore, when there is a resistance component, the voltage on a connection point a of the switch 28 changes.
When the writing to the pixels of the group of mth−(m+3)th horizontal lines is completed, the switch 28 is switched and is connected to the vertical PVDD line 22a. Because the voltage between terminals of the storage capacitor, that is, Vgs, does not change even when the PVdd voltage of the pixel changes, light can be emitted at the same brightness until the next writing process if an accurate Data voltage is written to the storage capacitor C.
In the example configuration of
A p-type TFT connects the vertical PVDD line 22a to the horizontal PVDD line 24 and an n-type TFT connects the vertical PVDD line 22b to the horizontal PVDD line 24. In addition, corresponding gate lines are connected to the gates of the TFTs 28p and 28n. Therefore, when the gate line is at the high level (selected), the TFT 28n is switched ON and the vertical PVDD line 22b is connected to the horizontal PVDD line 24, and when the gate line is at the low level (non-selected), the TFT 28p is switched ON, and the vertical PVDD line 22a is connected to the horizontal PVDD line 24.
Normally, because the horizontal power supply line has a relatively high resistance, the power supply voltage supplied to each pixel (PVdd voltage) is reduced by the pixel current for one horizontal line. As described above, when there is a voltage drop in PVdd when pixel data is written, a voltage which is lower than a desired voltage is written between the terminals of the storage capacitor C between the gate and the source of the TFT 1, and the current flowing through the organic EL element 3 is reduced. Therefore, it is desirable to reduce the pixel current on the horizontal line when the data voltage is written.
Normally, the voltage between PVdd and CV (PVdd-CV) is determined by factors such as the characteristics of the driving TFT 1 and the organic EL element 3 and a maximum amplitude value of the input data voltage (Vp-p).
When the voltage between PVDD and CV is reduced, the pixel driving TFT is deviated from the saturation region and the pixel current is reduced.
Therefore, as shown in
The PVDD line control circuit and the switching circuit of PVDD do not need be formed using TFTs, and alternatively an IC chip having the corresponding function can be used.
The invention has been described in detail with particular reference to certain preferred embodiments thereof, but it will be understood that variations and modifications can be effected within the spirit and scope of the invention.
Parts List
Number | Date | Country | Kind |
---|---|---|---|
2008-106024 | Apr 2008 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
5719589 | Norman et al. | Feb 1998 | A |
6542142 | Yumoto et al. | Apr 2003 | B2 |
6731276 | Ishizuka | May 2004 | B1 |
6734636 | Sanford et al. | May 2004 | B2 |
7046220 | Tagawa et al. | May 2006 | B2 |
7148884 | Kasai | Dec 2006 | B2 |
7158105 | Miyazawa | Jan 2007 | B2 |
7317433 | Chen et al. | Jan 2008 | B2 |
7348942 | Jo | Mar 2008 | B2 |
7880690 | Miyazawa | Feb 2011 | B2 |
8044895 | Miyake et al. | Oct 2011 | B2 |
8072400 | Mizukoshi et al. | Dec 2011 | B2 |
20030103022 | Noguchi et al. | Jun 2003 | A1 |
20040056605 | Yoshida | Mar 2004 | A1 |
20050052367 | Miyazawa | Mar 2005 | A1 |
20060071887 | Chou | Apr 2006 | A1 |
20070128583 | Miyazawa | Jun 2007 | A1 |
20080042947 | Miyagawa et al. | Feb 2008 | A1 |
20080111812 | Shirasaki et al. | May 2008 | A1 |
Number | Date | Country | |
---|---|---|---|
20090256783 A1 | Oct 2009 | US |