Embodiments of the invention relate generally to circuits, and more specifically, in one or more illustrated embodiments, to circuits for generating an output current.
As illustrated in the previous discussion, the current circuit 100 adjusts to provide a stable BIAS voltage. It may be desirable, however, to have alternative current circuits. For example, where reducing power consumption is desirable, providing a current circuit that can be used to provide a BIAS voltage using less current than the conventional current circuit, such as current circuit 100, may be desirable. Another example is where a faster response, that is, the ability for a current circuit 100 to stabilize a BIAS voltage, is desirable, a current circuit providing increased response may be desirable.
Certain details are set forth below to provide a sufficient understanding of embodiments of the invention. However, it will be clear to one skilled in the art that embodiments of the invention may be practiced without these particular details. Moreover, the particular embodiments of the present invention described herein are provided by way of example and should not be used to limit the scope of the invention to these particular embodiments. In other instances, well-known circuits, control signals, timing protocols, and software operations have not been shown in detail in order to avoid unnecessarily obscuring the invention.
In the embodiment shown in
In operation, the current subtraction stage 220 is used with the current output stage 240 to adjust the IOUT current, which is based on the IREF current, to provide a balanced BIAS voltage on the capacitor 250. A balanced BIAS voltage is present at the capacitor 250 when currents I1 and I2 of the current subtraction stage 220 are equal. The following examples illustrate operation of the current circuit 200.
The I2 current is mirrored by current mirror 226 to provide the I3 current equal to the I2 current. Likewise, current mirror 234 mirrors the I3 current to the IO2 current. In a first example where a balanced BIAS voltage is present at the capacitor 250, the IO2 current is sunk through transistor 244 as current IO1. That is, IO1=IO2, and consequently, the IOUT current is 0, neither charging nor discharging the capacitor 250. The IO1 current is mirrored through transistor 222 of current mirror 246 so that the I1 current is equal to the IO1 current. Thus, where a balanced BIAS voltage is present at the capacitor 250, I1=I2=I3=IO2=IO1.
When the BIAS voltage at the capacitor 250 is less than the magnitude of the balanced BIAS voltage, the transistor 244 is made less conductive, and as a result, the IO1 current is less than the IO2 current. The difference IO2-IO1 is output as the IOUT current to charge the capacitor 250. The decreased IO1 current is mirrored by transistor 222 to decrease the I1 current. As previously discussed, IREF=I1+I2, or in other terms, I2=IREF−I1. With a constant IREF current, the decrease in the I1 current results in a relative increase in the I2 current. The increased I2 current is mirrored by current mirror 226 to provide an increased I3 current. In turn, current mirror 234 mirrors the increased I3 current as an increased IO2 current. As a result, in addition to the difference IO2−IO1 being output as the IOUT current to charge the capacitor 250, as previously discussed, the IO2 current is also increased to further increase the IOUT current to charge the capacitor 250. The increased IOUT current will diminish as the BIAS voltage approaches the magnitude of the balanced BIAS voltage, and the current circuit 200 returns to the balanced condition of IOUT=0 when the balanced BIAS voltage is reached.
When the BIAS voltage at the capacitor 250 increases to greater than the balanced BIAS voltage, the transistor 244 is made more conductive and the IO1 current increases. The increase in the IO1 current results in discharging the capacitor 250, that is, the IOUT current has a negative polarity to contribute to the IO1 current. The increased IO1 current is mirrored by the transistor 222 to increase the I1 current. The increased I1 current has the effect of decreasing the I2 current into the current mirror 226 (i.e., IO2=IREF−I1, a greater I1 current results in a lesser I2 current). The decreased I2 current is mirrored as a decreased I3 current, which is in turn mirrored through current mirror 234 to decrease the IO2 current. As a result, in addition to discharging the capacitor due to the increased IO1 current, the IO2 current is also reduced to further increase the discharge current (i.e., negative IOUT current) from the capacitor 250. The discharge current will diminish as the BIAS voltage decreases to the magnitude of the balanced BIAS voltage, and the current circuit 200 returns to the balanced condition of IOUT=0 when the balanced BIAS voltage is reached.
As illustrated by the previous examples, response time of the current circuit 200 to changes in the BIAS voltage may be improved over conventional current circuits, such as current circuit 100 of
In some embodiments, the transistors of the current circuit 200 are scaled to scale the IO1 and IO2 currents relative to the IREF current. For example, assuming transistors 222, 228, and 230 have transistor dimensions characterized by “X” and transistor 236 has transistor dimensions characterized by “Y,” the IO1 and IO2 currents can be scaled by scaling the dimension of transistors 242 and 244, for example, A*Y for transistor 242 and A*X for transistor 244, where A is a scale factor. Thus, assuming A=10, the magnitude of the IO2 current will be approximately 10 times the magnitude of the I2 current and the magnitude of the IO1 current will be approximately 10 times the magnitude of the I1 current. Although the scaling factor was previously described as being the same for transistors 242 and 244, this need not be the case and the transistors of the current circuit 200 can be scaled according to different scaling factors.
From the foregoing it will be appreciated that, although specific embodiments of the invention have been described herein for purposes of illustration, various modifications may be made without deviating from the spirit and scope of the invention. Accordingly, the invention is not limited except as by the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
4714900 | Sata | Dec 1987 | A |
5798669 | Klughart | Aug 1998 | A |
5847556 | Kothandaraman et al. | Dec 1998 | A |
5864228 | Brown et al. | Jan 1999 | A |
6407619 | Tanaka | Jun 2002 | B1 |
7250883 | Suzuki | Jul 2007 | B2 |
7423476 | Tang | Sep 2008 | B2 |
7705664 | Tang | Apr 2010 | B2 |
7944300 | Jurasek et al. | May 2011 | B2 |
20060113982 | Plojhar | Jun 2006 | A1 |
20100141335 | Bedeschi et al. | Jun 2010 | A1 |
20110204981 | Jurasek et al. | Aug 2011 | A1 |
20120001663 | Willey | Jan 2012 | A1 |
Number | Date | Country | |
---|---|---|---|
20120049817 A1 | Mar 2012 | US |