Claims
- 1. A current leakage compensation circuit configured for compensation of leakage current within an amplifier circuit, said current leakage compensation circuit comprising:an array of compensation regions configured for determining an amount of leakage current, for providing a compensation current for offsetting the leakage current within the amplifier circuit, and for injecting said compensation current into said amplifier circuit, said array of compensation regions comprising a plurality of leakage PN semiconductor regions, wherein said array of compensation regions comprise a plurality of PN leakage elements configured in parallel to provide said compensation current, and wherein at least one of said plurality of PN leakage elements comprise an area and perimeter approximate to an area and perimeter of a leakage element with the amplifier circuit.
- 2. The current leakage compensation circuit according to claim 1, wherein said current leakage compensation circuit further comprises a current mirror circuit configured for Injecting said compensation current to the amplifier circuit.
- 3. The current leakage compensation circuit according to claim 1, wherein said array of compensation regions comprise at least one PN leakage element configured to provide said compensation current.
- 4. The current leakage compensation circuit according to claim 1, wherein said array of compensation regions comprise at least one current source configured to provide said compensation current.
- 5. A current leakage compensation circuit configured for compensation of leakage current within an amplifier circuit, said current leakage compensation circuit comprising:an array of compensation regions configured for determining an amount of leakage current, for providing a compensation current for offsetting the leakage current within the amplifier circuit, and for injecting said compensation current into said amplifier circuit, said array of compensation regions comprising a plurality of leakage PN semiconductor regions, wherein said array of compensation regions comprise a plurality of PN leakage elements configured in parallel to provide said compensation current, and wherein said plurality of PN leakage elements are scaled in size to provide said compensation current.
- 6. A current leakage compensation circuit configured for compensation of leakage current within an amplifier circuit, said current leakage compensation circuit comprising:an array of compensation regions configured for determining an amount of leakage current, for providing a compensation current for offsetting the leakage current within the amplifier circuit, and for injecting said compensation current into said amplifier circuit, said array of compensation regions comprising a plurality of leakage PN semiconductor regions, wherein said array of compensation regions comprise at least one PN leakage element configured to provide said compensation current; and wherein said array of compensation regions comprise at least one adjustable element coupled in series with said at least one PN leakage element to facilitate adjustments to said compensation current.
- 7. The current leakage compensation circuit according to claim 6, wherein said array of compensation regions comprises a plurality of adjustable elements, each of said plurality of adjustable elements coupled in series with a corresponding one of said plurality of PN leakage elements to facilitate adjustments to said compensation current.
- 8. The current leakage compensation circuit according to claim 7, wherein said plurality of adjustable elements comprises a trimmable array that allows trimming of said compensation current.
- 9. The current leakage compensation circuit according to claim 2, wherein said current mirror circuit Is coupled between an output of said array of compensation regions and a compensation node configured with the amplifier circuit.
- 10. The current leakage compensation circuit according to claim 9, wherein said current mirror circuit comprises a plurality of current mirrors coupled between said output of said array of compensation regions and a plurality of compensation nodes.
- 11. A current leakage compensation circuit configured for compensation of leakage current within an amplifier circuit, said current leakage compensation circuit comprising:an array of compensation regions configured for determining an amount of leakage current, for providing a compensation current for offsetting the leakage current within the amplifier circuit, and for injecting said compensation current into said amplifier circuit, said array of compensation regions comprising a plurality of leakage PN semiconductor regions, wherein said current leakage compensation circuit further comprises a current mirror circuit configured for injecting said compensation current to the amplifier circuit, wherein said current mirror circuit is coupled between an output of said array of compensation regions and a compensation node configured with the amplifier circuit, wherein said current mirror circuit comprises a plurality of current mirrors coupled between said output of said array of compensation regions and a plurality of compensation nodes, and wherein said plurality of current mirrors are scaled with different device areas to provide different amounts of compensation current at said plurality of compensation nodes.
- 12. The current leakage compensation circuit according to claim 2, wherein said current leakage compensation circuit further comprises a current source compensation circuit coupled to said current mirror circuit and configured for providing a source for said compensation current.
- 13. The current leakage compensation circuit according to claim 12, wherein said current source compensation circuit comprises:a JFET device configured for providing a total current provided to said current mirror circuit; and a diode-connected transistor device configured to provide voltage for maintaining transistors in said current mirror circuit in an active region, wherein a magnitude of said total current of said JFET device is determined based on a configuration of said array of compensation regions and mirror ratios within said current mirror circuit.
- 14. A logarithmic amplifier circuit comprising:a plurality of leakage elements having a plurality of compensation junctions; and a current leakage compensation circuit configured for compensation of leakage current within said logarithmic amplifier circuit, said current leakage compensation circuit comprising: an array of compensation regions configured for providing a compensation current for offsetting said leakage current within said logarithmic amplifier circuit; and a current mirror circuit configured for providing said compensation current to the amplifier circuit, said current mirror circuit coupled to said plurality of compensation junctions, wherein said array of compensation regions comprise a plurality of parasitic diode elements configured in parallel to provide said compensation current.
- 15. The logarithmic amplifier circuit according to claim 14, wherein at least one of said plurality of parasitic diode elements comprise an area and perimeter approximate to an area and perimeter of at least one of said leakage elements.
- 16. The logarithmic amplifier circuit according to claim 14, wherein said array of compensation regions comprises a plurality of adjustable elements, each of said plurality of adjustable elements coupled in series with a corresponding one of said plurality of parasitic diode elements to facilitate adjustments to said compensation current.
- 17. The logarithmic amplifier circuit according to claim 16, wherein said plurality of adjustable elements comprises a trimmable array that allows trimming of said compensation current.
- 18. The logarithmic amplifier circuit according to claim 14, wherein said current mirror circuit comprises a plurality of current mirrors coupled between an output of said array of compensation regions and a plurality of compensation junctions.
- 19. A logarithmic amplifier circuit comprising:a plurality of leakage elements having a plurality of compensation junctions; and a current leakage compensation circuit configured for compensation of leakage current within said logarithmic amplifier circuit, said current leakage compensation circuit comprising: an array of compensation regions configured for providing a compensation current for offsetting a said leakage current within said logarithmic amplifier circuit; and a current mirror circuit configured for providing said compensation current to the amplifier circuit, said current mirror circuit coupled to said plurality of compensation junctions, wherein said current mirror circuit comprises a plurality of current mirrors coupled between an output of said array of compensation regions and a plurality of compensation junctions, and wherein said plurality of current mirrors are scaled with different device areas to provide different amounts of compensation current at said plurality of compensation nodes.
- 20. The logarithmic amplifier circuit according to claim 14, wherein said current leakage compensation circuit further comprises a current source compensation circuit coupled to said current mirror circuit and configured for providing a source for said compensation current.
- 21. A logarithmic amplifier circuit comprising:a plurality of leakage elements having a plurality of compensation junctions; and a current leakage compensation circuit configured for compensation of leakage current within said logarithmic amplifier circuit, said current leakage compensation circuit comprising: an array of compensation regions configured for providing a compensation current for offsetting said leakage current within said logarithmic amplifier circuit; and a current mirror circuit configured for providing said compensation current to the amplifier circuit, said current mirror circuit coupled to said plurality of compensation junctions, wherein said current leakage compensation circuit further comprises a current source compensation circuit coupled to said current mirror circuit and configured for providing a source for said compensation current, and wherein said current source compensation circuit comprises: a JFET device configured for providing a total current provided to said current mirror circuit, wherein a magnitude of said total current of said JFET device is determined based on a configuration of said array of compensation regions and mirror ratios within said current mirror circuit; and a diode-connected transistor device configured to provide voltage for maintaining transistors in said current mirror circuit in an active region.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application claims priority of U.S. Provisional Application No. 60/367,849, filed Mar. 27, 2002, entitled “CURRENT LEAKAGE COMPENSATION CIRCUIT.”
US Referenced Citations (4)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/367849 |
Mar 2002 |
US |