Claims
- 1. A current limiting clamp circuit for providing a clamped voltage at a node, the circuit comprising:
- first and second P-type MOS transistors; and
- a plurality of N-type MOS transistors connected in series between the node and ground;
- wherein said first P-type MOS transistor has its source connected to a power supply, its gate connected to ground, and its drain connected to the source of said second P-type MOS transistor, said second P-type MOS transistor has its gate and drain connected to the node.
- 2. The current limiting clamp circuit of claim 1, wherein said plurality of N-type MOS transistors comprise first and second N-type MOS transistors, and wherein said first N-type MOS transistor has its drain and gate connected to the node, and its source connected to the drain and gate of said second N-type MOS transistor, and wherein the source of said second transistor is connected to ground.
- 3. A current limiting clamp circuit for providing a clamped voltage at a node, the circuit comprising:
- a P-type MOS transistor; and
- a plurality of N-type NOS transistors connected in series between the drain of said P-type MOS transistor and ground;
- wherein said P-type MOS transistor has its source connected to a power supply and its gate connected to ground, and wherein one of said plurality of N-type MOS transistors has its gate and drain connected to the drain of said P-type MOS transistor, and its source connected to the node, further comprising a reset means, coupled to the current limiting clamp circuit, for increasing the voltage at the drain of said P-type MOS transistor.
Parent Case Info
This is a division of application Ser. No. 07/309,530 filed Feb. 13, 1989.
US Referenced Citations (19)
Foreign Referenced Citations (8)
Number |
Date |
Country |
57-131126 |
Mar 1982 |
JPX |
57-99029 |
Jun 1982 |
JPX |
0205625 |
Nov 1984 |
JPX |
60-33732 |
Feb 1985 |
JPX |
61-52022 |
Mar 1986 |
JPX |
0084761 |
Mar 1990 |
JPX |
8808642 |
Nov 1988 |
WOX |
2086681 |
May 1982 |
GBX |
Non-Patent Literature Citations (1)
Entry |
IBM Technical Disclosure Bulletin (vol. 31 No. 1, Jun. 1988) pp. 21-23, "Device Parameter Independent Delay Circuit". |
Divisions (1)
|
Number |
Date |
Country |
Parent |
309530 |
Feb 1989 |
|