Claims
- 1. A nonlinear current mirror digital to analog converter for providing an analog output signal from binary data signals in accordance with the ".mu.225" law, said binary data signals including a first set of signals defining a chord and a second set of signals defining a step, said converter comprising:
- a first input transistor connected to a current source;
- a second transistor, the current flowing through said second transistor being proportional to the current from said current source;
- a first set of linear logic gates, each having a first input lead connected to said current source and a second input lead connected to a data source for designating steps of the ".mu.255" law curve, each gate within said first set of linear logic gates providing an output signal on an output lead;
- a first set of transistors, each corresponding to one of said linear logic gates, the current through each transistor within said said first set of transistors being proportional to the current through said first transistor in response to the output signal from said associated linear logic gate;
- a second set of transistors;
- a second set of linear logic gates, each linear logic gate within said second set having a first digital input lead and a second digital input lead for receiving data signals designating the chords of the ".mu.255" law curve, each of said logic gates within said second set of logic gates corresponding to a transistor within said second set of transistors, each transistor within said second set of transistors conducting a current proportional to the current from said current source when the signal at the first digital input lead of said corresponding linear logic gate is in a first binary state, each transistor within said second set of transistors conducting a current proportional to the total amount of current through said first set of transistors when the signal present at the second digital input lead of said corresponding logic gate is in said first binary state; and
- an output lead for conducting an amount of current equal to the total current flowing through said second set of transistors.
- 2. The nonlinear current mirror digital to analog converter of claim 1 wherein each of said first series of linear logic gates are linear AND gates comprised of one pair of MOSFET devices, said pair of MOSFET devices connecting said first input lead to said output lead in response to said second input lead being in said first binary state, said linear logic gate within said first series of linear logic gates connecting said output lead to a first reference voltage in response to said second input lead being in a second binary state opposite said first binary state; and
- wherein the linear logic gates within said second set of linear logic gates include a first analog input lead connected to said first set of transistors and a second analog input lead connected to said second transistor, and an output lead, said first analog input lead being connected to said output lead in response to the signal at said first digital input lead being in said first binary state, said second analog input lead being connected to said input lead in response to the signal at said second digital input lead being in said first binary state, said output lead being connected to a second reference voltage in response to the signals at said first and second digital input leads being in said second binary state.
- 3. The digital to analog converter of claim 1 wherein said first series of linear logic gates includes four linear logic gates for receiving input signals corresponding to a step and a fifth linear logic gate for receiving a digital signal corresponding to a sign bit.
- 4. A digital to analog converter for providing an analog output signal from binary data signals in accordance with the ".mu.255" law comprising:
- means for providing a first current;
- means for receiving a first set of binary data bits indicative of a step value;
- a first set of transistors having a first channel conductivity type, each of said transistors being associated with one bit of said first set of binary data bits and conducting a current proportional to said first current in response to said one bit;
- means for receiving a second set of binary data bits indicative of a chord value; and
- a second set of transistors having a second channel conductivity type opposite said first conductivity type, each transistor within said second set being associated with two bits of said second set of binary data bits, each transistor within said second set of transistors conducting a current proportional to said first current in response to a first of said two associated bits, each transistor within said second set of transistors conducting a current proportional to the current through said first set of transistors in response to a second of said two associated bits.
Parent Case Info
This application is a division of application Ser. No. 183,171, filed Sept. 2, 1980, U.S. Pat. No. 4,384,274, which in turn is a division of application Ser. No. 050,961 filed June 22, 1979, abandoned.
US Referenced Citations (4)
Non-Patent Literature Citations (2)
Entry |
"Electronic Analog/Digital Conversions", by Hermann Schmid, General Electric Company, USPTO Library (7/6/71), pp. 8-11. |
"Analog-Digital Conversion Handbook", by The Engineering Staff of Analog Devices, Inc., Edited by Daniel H. Sheingold, Jun. 1972, pp. 11-56 thru 11-59. |
Divisions (2)
|
Number |
Date |
Country |
Parent |
183171 |
Sep 1980 |
|
Parent |
50961 |
Jun 1979 |
|