The present invention relates to a current mirror circuit that provides linear output with low headroom requirements.
Current mirrors are well known but they suffer from known disadvantages. Two basic current mirrors are shown in
The current mirror of
The emitter follower mirror possesses a disadvantage because IOUT varies non-linearly with IIN. The input current to the mirror IIN is a time varying signal (IIN=IIN(t)), which causes VBE2 to vary over time (VBE2=VBE2(t)). VBE1 does not vary, due to the constant bias current IBIAS. This configuration generates an output current as follows:
IOUT=V2.3/R=1/R*(IIN*R+VBE1−VBE2(t))
Although the VBE1−VBE2 term in IOUT ideally would cancel out, it does not over most conditions. This leads to the non-linear response of the emitter follower mirror.
By way of example, consider a use case in which the input current IIN doubles over time. The voltage at node N2.1 will double, and the voltage across RE2 will roughly double. As a result, the output current will roughly double which causes a change in VBE2 of about 18 mv. Since IBIAS does not change, VBE1 will not change. This behavior would induce an error in the output current IOUT of about 18 mv/RE2=18 mV/R.
There is no known current mirror circuit that provides a linear output while requiring low input headroom requirements for the input current signal.
The disadvantages of the prior art are overcome by a current mirror circuit that provides a low headroom input requirement and provides a linear output current. The current mirror is configured as an emitter follower mirror that accepts a first input current signal IIN(t) at an input and also receives a replica of IIN(t) used as a bias current. The replica bias current provides a linear output response of the proposed current mirror.
A base of the second transistor Q2 also may be connected to the replica input current IIN2(t). An emitter of the second transistor Q2 may be coupled to the second resistor RE2. A collector of the second transistor Q2 may be coupled to an output terminal of the current mirror. The first and second resistors RE1, RE2 and a collector of the first transistor Q1 may be connected to a common node, commonly ground or a power rail.
The current mirror 300 of
The circuit of
A first mirror, shown as mirror 1, may include a first pair of transistors Q1, Q2 and a first pair of resistors RE1, RE2 configured as described in
A second mirror, shown as mirror 2, may include a pair of transistors Q1, Q3 and a pair of resistors RE1, RE3. Transistor Q1 and resistor RE1 are shared among mirrors 1 and 2. Mirror 2 accepts an input current IIN1(t) and a bias current IBIAS1(t), which are shared among mirrors 1 and 2. Mirror 2 may generate an output current IOUT1.2(t).
A third mirror, shown as mirror 3, may include a pair of transistor Q4 and Q6 and a pair of resistors RE4, RE6. Input current IIN2(t) is input to the mirror, which is sink version of IIN1(t). A bias current IBIAS2(t) may be input to the mirror at node N4.6. Mirror 3 may generate an output current IOUT2.1(t).
A fourth mirror, which is optional, may include transistors Q4, Q5 and resistors RE4, RE5. Transistor Q4 and resistor RE4 may be shared among mirrors 3 and 4. Input current IIN2(t) and bias current IBIAS2(t) are shared among mirrors 3 and 4. Mirror 4 may generate an output current IOUT2.2(t).
In the circuit of
The current mirror of
b) provides a block diagram for a single stage operational amplifier. In this model, a transconductance cell GM 500 generates a current IOUT1 in response to a difference between the input voltages (IOUT1=GM*(VP−VN)). Signal current mirrors 510 generate an output current IOUT2 corresponding to the current received from the transconductance cell GM 500. The IOUT2 current is passed through a large impedance Z, which creates a voltage GM*Z*(VP−VN). Another amplifier buffer 530 is shown (with a gain of 1) which generates the output voltage VOUT=GM*Z*(VP−VN), where the op amp gain A=GM*Z.
c) illustrates application of the current mirror to an op amp input stage. A complementary transconductance cell GM 500 generates currents in response to a difference among inputs VP and VN. These transconductance stages 500 are well known; typically, they generate two pairs of differential output currents each having magnitude IOUT/2. A pair of the current mirrors shown in
The second current pair 540.1, 540.2 from the transconductance stage 500 can be shunted to the supply rails of the system (not shown). Alternatively, the second current pair 540.1, 540.2 may be input respectively to the current mirrors 510, 520 as sources for the bias current (shown as IBIAS, in phantom).
b) provides a block diagram for a single stage differential amplifier. In this model, a transconductance cell GM 700 generates differential output currents IOUT1+, IOUT1− in response to a difference between the input voltages (IOUT1+−IOUT1−=GM*(VP−VN)). Signal current mirrors 710 may generate output currents IOUT2+, IOUT2− corresponding to the currents received from the transconductance cell GM 700. The IOUT2+, IOUT2− current may pass through impedance blocks 720.1, 720.2 which create corresponding output voltages having magnitude GM*Z*(VP−VN). Another amplifier buffers 730.1, 730.2 may generate output voltages VOUT+=−VOUT−=GM*Z*(VP−VN).
c) illustrates application of the current mirror to a diff amp input stage. A complementary transconductance cell GM 700 may generate two pairs of currents each having magnitude IOUT/2 in response to a difference among inputs VP and VN. In the diff amp system, the current mirrors shown in
Several embodiments of the present invention are specifically illustrated and described herein. However, it will be appreciated that modifications and variations of the present invention are covered by the above teachings and within the purview of the appended claims without departing from the spirit and intended scope of the invention.
This application is a divisional of and claims priority to U.S. patent application Ser. No. 13/042,057 to Sandro Herrera, filed Mar. 7, 2011, which is a divisional of U.S. patent application Ser. No. 12/255,326, filed Oct. 21, 2008, entitled “Current Mirror With Low Headroom And Linear Response,” both of which are herein incorporated by reference in their entireties.
Number | Name | Date | Kind |
---|---|---|---|
5179357 | Perraud | Jan 1993 | A |
6515546 | Liwinski | Feb 2003 | B2 |
6753734 | Arell et al. | Jun 2004 | B2 |
6842075 | Johnson et al. | Jan 2005 | B2 |
7215198 | Dasgupta | May 2007 | B1 |
7479831 | Malone | Jan 2009 | B2 |
7586373 | Kim | Sep 2009 | B2 |
7692453 | Ajram et al. | Apr 2010 | B2 |
8072270 | Afsahi et al. | Dec 2011 | B2 |
20090085659 | Sorace et al. | Apr 2009 | A1 |
Entry |
---|
David Johns et al., Analog Integrated Circuit Design, “Chapter 3: Basic Current Mirrors and Single-Stage Amplifiers”, pp. 125-180, published 1997 by J. Wiley & Sons. |
David Johns et al., Analog Integrated Circuit Design, “Chapter 6: Advanced Current Mirrors and Opamps”, pp. 256-303, published 1997 by J. Wiley & Sons. |
Number | Date | Country | |
---|---|---|---|
20130169260 A1 | Jul 2013 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13042057 | Mar 2011 | US |
Child | 13775711 | US | |
Parent | 12255326 | Oct 2008 | US |
Child | 13042057 | US |