The present invention relates to signal timing for digital integrated circuit devices.
Many types of electronic devices require electrical power at particular voltages suited for their particular needs. For example, an electrical outlet's voltage cannot directly power devices such as computers, digital clocks, and telephones. The outlet supplies AC and the devices and loads require DC. One option would be the use of an ac to dc conversion circuit to convert the AC voltage to power a DC load. Alternatively, power from a DC source such as one or more batteries can be used.
It is often necessary to change one DC voltage to a different DC voltage (e.g., dc to dc conversion). A boost converter is a DC to DC converter circuit that functions by producing an output voltage greater than a source voltage. A boost converter is often used to increase the voltage from one or more batteries to the required voltage level sufficient for powering a coupled electronic device.
The competitive conditions of the electronic device market places a priority on the cost efficiency and performance efficiency of boost converter circuits. For example, it is desirable that a boost converter circuit have high efficiency, which requires the circuit to have low losses. It is also desirable that the circuit have favorable operating characteristics (e.g., stability, low parasitic losses, etc.). Additionally, it is desirable that boost converter circuit components have a low pin count. A low pin count facilitates packaging of the boost converter circuit and facilitates their incorporation into other various electronic devices (e.g., reduces costs, reduces component size, etc.). Embodiments of the present invention provide novel solution to the above requirements.
Embodiments of the present invention provide boost converter circuit functionality through a low pin count device. Embodiments of the present invention have high operating efficiency and favorable operating characteristics.
In one embodiment, the present invention is implemented as a boost converter circuit that includes a power supply, an inductor coupled to the power supply to receive current from the power supply, a diode coupled to receive current from the inductor and coupled to provide current to a load as an output, an inductor switch coupled to a node between the inductor and the diode for selectively switching the inductor current to either receive a current to the inductor from the power supply, or output the inductor current to a load, and a ramp circuit. The ramp circuit is coupled to the node between the inductor and the diode, and is configured to selectively sample a voltage at the node between the inductor and the diode via a sampling switch and use the sampled signal to produce a stabilization ramp to stabilize the output.
In one embodiment, the boost converter circuit is packaged as an integrated circuit device (e.g., a chip having five or fewer pins). In one embodiment, the integrated circuit device does not provide a pin for the output voltage. In one embodiment, the stabilizing ramp is configured to ensure stability for duty cycle ratios greater than 0.5. In one embodiment, the stabilizing ramp is based on increasing the receiving current ramp of the inductor by an additional ramp, the stabilizing ramp, which depends on the output voltage level.
In one embodiment, the ramp circuit is configured to selectively sample the voltage at the node between the inductor and the diode at a time when the inductor switch is off and the voltage is stabilized. The stabilizing ramp depends on the sampled signal as the output voltage level. In one embodiment, the ramp circuit further comprises a first delay component, a second delay component, and a logic gate (e.g., a 3 input AND gate). The first delay component is coupled to receive a drive input, which is also coupled to control the inductor switch. The first delay component produces a first delay signal, which is used by the second delay component to produce a second delay signal. The logic gate receives the drive signal, the first delay signal, and the second delay signal to produce a sampling switch control signal to control the sampling switch.
In this manner, embodiments of the present invention provide a boost converter circuit having high efficiency and favorable operating characteristics (e.g., stability, low parasitic losses, etc.) and having a low pin count (e.g., no pin for sampling the output voltage).
The accompanying drawings, which are incorporated in and form a part of this specification, illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention:
Reference will now be made in detail to the preferred embodiments of the present invention, examples of which are illustrated in the accompanying drawings. While the invention will be described in conjunction with the preferred embodiments, it will be understood that they are not intended to limit the invention to these embodiments. On the contrary, the invention is intended to cover alternatives, modifications and equivalents, which may be included within the spirit and scope of the invention as defined by the appended claims. Furthermore, in the following detailed description of embodiments of the present invention, numerous specific details are set forth in order to provide a thorough understanding of the present invention. However, it will be recognized by one of ordinary skill in the art that the present invention may be practiced without these specific details. In other instances, well-known methods, procedures, components, and circuits have not been described in detail as not to unnecessarily obscure aspects of the embodiments of the present invention.
The
The boost converter circuit 100 functions by changing the DC voltage from the power supply 110 to a higher DC voltage Vout that is provided to the load 150 (e.g., DC to DC conversion). The boost converter circuit 100 functions in two distinct states, as determined by the inductor switch 140. In the “on” state, the inductor switch 140 is closed, resulting in an increase in inductor current (e.g., the current flowing from the power supply 110 through the inductor 120). In the “off” state, the inductor switch 140 is open and the only path offered to inductor current is through the diode 130, and to the load 150. This results in transferring the energy accumulated during the on state into the load 150. The on/off state of the inductor switch 140 (e.g., a Mosfet transistor, etc.) is controlled by the control circuit 160.
Thus, the amount of boost provided by the circuit 100 (e.g., the ratio between the input voltage provided by the power supply 110 to the output voltage from the diode 130) is controlled by the duty cycle of the inductor switch 140. Generally, the higher the duty cycle, the higher the output voltage is in comparison to the input voltage.
The ramp circuit 105 provides a stabilization ramp that stabilizes the operation of the circuit 100. Generally, high duty cycles can be problematic in that they can lead to instability in the feedback mechanism of the control circuit 160 that controls the duty cycle of the inductor switch 140. The control circuit 160 monitors the current flowing in the inductor switch 140 (e.g., when the inductor switch 140 is closed). The control circuit receives a feedback signal, Vin, and the inductor current as inputs. The control circuit produces a drive signal “DRV” that controls the inductor switch 140. The control circuit 160 sums the inductor current ramp with the stabilizing ramp which depends on the Vout voltage level, and compares it with the feedback mechanism 170 (e.g., the feedback voltage level). This comparison determines when the inductor switch 140 is to be closed and what the duty cycle is, via the DRV signal. For example, in most implementations, without stabilization, the feedback mechanism is inherently unstable for duty cycle ratios higher than 0.5.
In one embodiment, the boost converter circuit 100 is packaged as an integrated circuit device (e.g., a chip having five or fewer pins). In one embodiment, the integrated circuit device does not provide a pin for the output voltage.
In one embodiment, the ramp circuit 100 is configured to selectively sample the voltage at the node between the inductor 120 and the diode 130 at a time when the inductor switch 140 is off and the voltage at the node is stabilized. This node is referred to as “LX” and can be sampled and used to generate the stabilization ramp as opposed to using the Vout voltage level (e.g., which would require a dedicated Vout pin). In one embodiment, this attribute enables the elimination of any dedicated Vout pin from a semiconductor device package. It should be noted that LX is within a diode forward voltage (e.g., 0.3 volts, etc.) to Vout, and this attribute facilitates its usage in place of Vout.
The
In mode 502, the LX pin is sampled based on the timing of an externally provided clock signal “OSC”. The latching signal “LAT” is generated during the last 5-10% period of each cycle, when OSC signal goes low and there is no DRV signal. The assertion of “LAT” happens after delay 1 from “OSC” negation. The negation of “LAT” happens after delay2 from “LAT” assertion. The sampled data is stored over the sampling capacitor 407.
In one embodiment, the ramp circuit further comprises a first delay component, a second delay component, and a logic gate (e.g., a 3 input AND gate). The first delay component is coupled to receive a drive input, which is also coupled to control the inductor switch. The first delay component produces a first delay signal, which is used by the second delay component to produce a second delay signal. The logic gate receives the drive signal, the first delay signal, and the second delay signal to produce a sampling switch control signal to control the sampling switch.
In this manner, embodiments of the present invention provide a boost converter circuit having high efficiency and favorable operating characteristics (e.g., stability, low parasitic losses, etc.) and having a low pin count (e.g., no pin for the output voltage).
The foregoing descriptions of specific embodiments of the present invention have been presented for purposes of illustration and description. They are not intended to be exhaustive or to limit the invention to the precise forms disclosed, and obviously many modifications and variations are possible in light of the above teaching. The embodiments were chosen and described in order to best explain the principles of the invention and its practical application, to thereby enable others skilled in the art to best utilize the invention and various embodiments with various modifications as are suited to the particular use contemplated. It is intended that the scope of the invention be defined by the claims appended hereto and their equivalents.
This application is a continuation of and claims the benefit of co-pending, commonly-owned U.S. patent application Ser. No. 11/823,375, filed on Jun. 26, 2007, by Slezak et al., and titled “A Current Mode Boost Converter Using Slope Compensation,” which is incorporated by reference herein.
Number | Name | Date | Kind |
---|---|---|---|
3539281 | Kramer | Nov 1970 | A |
3654116 | Inoue | Apr 1972 | A |
3660697 | Berglund et al. | May 1972 | A |
4029972 | Fox et al. | Jun 1977 | A |
4333050 | Yeasting | Jun 1982 | A |
4445202 | Goetze et al. | Apr 1984 | A |
4831381 | Hester | May 1989 | A |
4837495 | Zansky | Jun 1989 | A |
4841165 | Bowles | Jun 1989 | A |
5055991 | Carroll et al. | Oct 1991 | A |
5212445 | Meyer | May 1993 | A |
5233508 | Yamamura et al. | Aug 1993 | A |
5243234 | Lin et al. | Sep 1993 | A |
5359281 | Barrow et al. | Oct 1994 | A |
5377091 | Faulk | Dec 1994 | A |
5408402 | Nonnenmacher | Apr 1995 | A |
5465011 | Miller et al. | Nov 1995 | A |
5596265 | Wrathall et al. | Jan 1997 | A |
5612610 | Borghi et al. | Mar 1997 | A |
5616945 | Williams | Apr 1997 | A |
5677874 | Yamano | Oct 1997 | A |
5844403 | Sugimoto et al. | Dec 1998 | A |
5898328 | Shoji | Apr 1999 | A |
5912552 | Tateishi | Jun 1999 | A |
5959443 | Littlefield | Sep 1999 | A |
5973367 | Williams | Oct 1999 | A |
5982160 | Walters et al. | Nov 1999 | A |
5994882 | Ma | Nov 1999 | A |
6005785 | Kudou et al. | Dec 1999 | A |
6031702 | Williams | Feb 2000 | A |
6043715 | Bailey et al. | Mar 2000 | A |
6104231 | Kirkpatrick, II | Aug 2000 | A |
6107870 | Kawano | Aug 2000 | A |
6154017 | Contreras | Nov 2000 | A |
6163142 | Tsujimoto | Dec 2000 | A |
6191565 | Lee et al. | Feb 2001 | B1 |
6239584 | Jang et al. | May 2001 | B1 |
6288524 | Tsujimoto | Sep 2001 | B1 |
6304066 | Wilcox et al. | Oct 2001 | B1 |
6313681 | Yoshikawa | Nov 2001 | B1 |
6329801 | Zuniga et al. | Dec 2001 | B1 |
6337647 | Masson et al. | Jan 2002 | B1 |
RE37609 | Bittner | Mar 2002 | E |
6366070 | Cooke et al. | Apr 2002 | B1 |
6377032 | Andruzzi et al. | Apr 2002 | B1 |
6430070 | Shi et al. | Aug 2002 | B1 |
6445233 | Pinai et al. | Sep 2002 | B1 |
6469917 | Ben-Yaakov | Oct 2002 | B1 |
6476662 | Geysen | Nov 2002 | B2 |
6486645 | Van Auken | Nov 2002 | B1 |
6515463 | Ling | Feb 2003 | B2 |
6577180 | Liu | Jun 2003 | B2 |
6703817 | Cohen | Mar 2004 | B2 |
6710583 | Stanescu et al. | Mar 2004 | B2 |
6717388 | Smidt et al. | Apr 2004 | B2 |
6741130 | Wey et al. | May 2004 | B2 |
6762652 | De Groot | Jul 2004 | B2 |
6812676 | Tateishi | Nov 2004 | B2 |
6815936 | Wiktor et al. | Nov 2004 | B2 |
6897640 | Nebon et al. | May 2005 | B2 |
6906536 | Pearce et al. | Jun 2005 | B2 |
6979985 | Yoshida et al. | Dec 2005 | B2 |
7075275 | Motomori et al. | Jul 2006 | B2 |
7098637 | Jauregui et al. | Aug 2006 | B2 |
7148669 | Maksimovic | Dec 2006 | B2 |
7239118 | Halberstadt et al. | Jul 2007 | B2 |
7268526 | Smith | Sep 2007 | B1 |
7440299 | Rivet | Oct 2008 | B2 |
7453246 | Qiu et al. | Nov 2008 | B2 |
7615981 | Wong et al. | Nov 2009 | B2 |
7868600 | Qiu et al. | Jan 2011 | B2 |
7880446 | Chen et al. | Feb 2011 | B2 |
7960947 | Chen et al. | Jun 2011 | B2 |
8222874 | Slezak | Jul 2012 | B2 |
20020014983 | Honkanen et al. | Feb 2002 | A1 |
20030039128 | Cohen | Feb 2003 | A1 |
20040036459 | Wiktor et al. | Feb 2004 | A1 |
20040240238 | Jauregui et al. | Dec 2004 | A1 |
20050280404 | LeFevre | Dec 2005 | A1 |
20060113976 | Bernardon | Jun 2006 | A1 |
20060284607 | Isobe | Dec 2006 | A1 |
Number | Date | Country |
---|---|---|
3627858 | Feb 1988 | DE |
3912849 | Nov 1989 | DE |
4118918 | Dec 1992 | DE |
0291157 | Nov 1988 | EP |
0330142 | Aug 1989 | EP |
03038878 | Feb 1991 | EP |
0498917 | Aug 1992 | EP |
0532263 | Mar 1993 | EP |
771424 | May 1997 | EP |
771424 | Mar 1999 | EP |
59-204468 | Nov 1984 | JP |
61-133816 | Aug 1986 | JP |
S63-135881 | Jun 1988 | JP |
2-074149 | Mar 1990 | JP |
H03-503713 | Aug 1991 | JP |
03210611 | Sep 1991 | JP |
H3-210611 | Sep 1991 | JP |
H05-304771 | Nov 1993 | JP |
H07-177731 | Jul 1995 | JP |
H08-297986 | Nov 1996 | JP |
H09-266664 | Oct 1997 | JP |
H10-014229 | Jan 1998 | JP |
H10-32331 | Feb 1998 | JP |
10-503019 | Mar 1998 | JP |
11-122074 | Apr 1999 | JP |
2000-305642 | Nov 2000 | JP |
2000-324808 | Nov 2000 | JP |
2001-314083 | Nov 2001 | JP |
2004-343997 | Dec 2002 | JP |
2004-64994 | Feb 2004 | JP |
2004-096921 | Mar 2004 | JP |
2004-254488 | Sep 2004 | JP |
2005-269807 | Sep 2005 | JP |
3720963 | Nov 2005 | JP |
2006-033958 | Feb 2006 | JP |
2006-149065 | Jun 2006 | JP |
2010-532152 | Sep 2010 | JP |
10-1996-0005199 | Apr 1996 | KR |
10-2000-0020856 | Apr 2000 | KR |
10-2001-0002302 | Jan 2001 | KR |
10-2003-0033973 | May 2003 | KR |
10-2003-0066422 | Aug 2003 | KR |
10-2006-0046458 | May 2006 | KR |
8903609 | Apr 1989 | WO |
0072372 | Nov 2000 | WO |
02058217 | Jul 2002 | WO |
2004004104 | Jan 2004 | WO |
2009003063 | Dec 2008 | WO |
Entry |
---|
Richard K. Williams et al., “Optimization of Complementary Power DMOSFETs for Low-Voltage High-Frequency DC-DC Conversion”, IEEE Advan. Power Elec. Conf., APEC, May 1995, Dallas Texas, pp. 765-772. |
Richard K. Williams et al., “High-Frequency DC/DC Converter for Lithium-Ion Battery Applications Utilizes Ultra-Fast CBiC/D Process Technology”, 1995 IEEE, pp. 322-332. |
Abraham Pressman; Switching and Linear Power Supply, Power Converter Design; 1988, pp. 9-11. |
Number | Date | Country | |
---|---|---|---|
20130169243 A1 | Jul 2013 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11823375 | Jun 2007 | US |
Child | 13551516 | US |