Claims
- 1. A clocked sense amplifier having an evaluation path that is not clocked and that includes two substantially matched current sources.
- 2. The clocked sense amplifier of claim 1 further including a current mode core that has a transistor stack consisting of no more than one transistor.
- 3. The clocked sense amplifier of claim 1 wherein the evaluation path includes a pMOS transistor.
- 4. The clocked sense amplifier of claim 1 configured to operate with an equalization phase and an evaluation phase.
- 5. The clocked sense amplifier of claim 4 wherein the equalization phase includes a predischarge phase.
- 6. The clocked sense amplifier of claim 5 further including a nMOS transistor used in the predischarge phase.
- 7. The clocked sense amplifier of claim 1 further including an input differential transconductance stage for sensing the input to the amplifier.
- 8. The clocked sense amplifier of claim 1 further including an input pass transistor stage.
- 9. The clocked sense amplifier of claim 1 connected to a current-steering latch.
- 11. The clocked sense amplifier of claim 1 connected to a nMOS dynamic latch.
- 12. The clocked sense amplifier of claim 1 connected to a current-steering dynamic latch.
- 13. Two clocked sense amplifiers of the type recited in claim 1 configured to form a de-multiplexer.
- 14. The clocked sense amplifier of claim 1 further including an input and a terminating resistor in communication with the input configured to create a high speed receiver.
- 15. Two clocked sense amplifiers of the type recited in claim 1 configured to form a multiplexer.
- 16. The clocked sense amplifier of claim 1 further including an output and a terminating resistor in communication with the output configured to reduce power supply noise.
- 17. The clocked sense amplifier of claim 1 further including an input, an optical receiver in communication with the input, and a photodiode in communication with the optical receiver configured to create a low power, low noise quantizer.
- 18. The clocked sense amplifier of claim 1 constructed using sub-micron technology.
- 19. The clocked sense amplifier of claim 18 constructed using 0.18 um technology.
- 20. The clocked sense amplifier of claim 18 constructed using 0.13 um technology.
- 21. A clocked sense amplifier having an evaluation path that includes a pMOS transistor and that is not clocked, a current mode core that has a transistor stack consisting of no more than one transistor, and two substantially matched current sources.
- 22. A method of sense amplification comprising:
a. an equalization step during a first portion of a clock cycle; and b. an evaluation step during a second portion of the clock cycle that utilizes an evaluation path that is not clocked.
- 23. An amplified latch comprising:
a. a clocked sense amplifier having an evaluation path that is not clocked and including two substantially matched current sources, said amplifier having an output; and b. a latch having an input connected to the output of said clocked sense amplifier.
CROSS REFERENCE TO RELATED APPLICATION
[0001] This application claims priority to U.S. provisional application Serial No. 60/378,838, filed on May 8, 2002, entitled “High Speed Sense Amplifier,” the entire content of which is incorporated herein by reference.
STATEMENT REGARDING FEDERALLY SPONSORED RESEARCH OR DEVELOPMENT
[0002] This invention was made with government support under Contract Nos. DARPA 04UJ-TC-981410 and DARPA 04UJ-TC9A1410, awarded by the United States Government. The government has certain rights in the invention.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60378838 |
May 2002 |
US |