The present invention relates to a cyclic redundancy check circuit, and a semiconductor device having the cyclic redundancy check circuit. The present invention further relates to an electronic apparatus having the semiconductor device, and a wireless communication system using the semiconductor device.
There is a semiconductor device for transmitting/receiving a data signal by wireless communication such as a wireless tag (also called an IC tag, an IC chip, an RF (Radio Frequency) tag, an RFID (Radio Frequency Identification) tag, an electronic tag, or a transponder). In a device for transmitting/receiving a data signal, cyclic redundancy checking (CRC) is performed for checking whether the data signal is transmitted accurately. In the cyclic redundancy checking, a polynomial (called a code polynomial) in which each bit of a received data signal is set as a coefficient is divided by a predetermined generator polynomial, and a coefficient of a remainder polynomial (hereinafter called a CRC code) is calculated. The CRC code is compared to a predetermined signal so that it is determined whether the received data signal is correct.
As for a circuit for performing cyclic redundancy checking (a cyclic redundancy check circuit), a structure having a plurality of delay elements and a plurality of exclusive OR circuits is proposed (Reference 1: Japanese Patent Application Laid-Open No. Hei 10-107650).
The structure of the cyclic redundancy check circuit is described with reference to
The delay elements S0 to S4 sequentially output a signal which is shifted, in synchronization with a clock signal 181. That is, the delay elements S0 to S4 form a first shift register (denoted by SR 1 in
The cyclic redundancy check circuit having the aforementioned structure calculates a 16-bit CRC code corresponding to the inputted data signal 182, and outputs the CRC code from out_1 to out_16 in parallel.
In the case of receiving a data signal, a CRC code corresponding to the data signal is calculated, the CRC code is outputted in parallel, and the CRC code is compared to a predetermined signal so that it may be determined whether the received data signal is correct. On the other hand, in the case of transmitting a data signal, it is required that a CRC code corresponding to the data signal be calculated and the CRC code be added to the data signal in serial.
However, in a conventional cyclic redundancy check circuit, a CRC code can be outputted only in parallel, not in serial. This is because, since a signal is changed when a signal is transmitted from a shift register to a next shift register through an exclusive OR circuit, not all of signals stored in respective delay elements of all shift registers can be shifted and outputted.
In the conventional cyclic redundancy check circuit, in order to output the CRC code stored in each delay element of the shift register in serial, a circuit which once holds the CRC codes outputted in parallel and sequentially outputs the CRC codes is required. For example, in addition to a shift register for calculating the CRC code, another shift register or the like is required. Therefore, a structure of the cyclic redundancy check circuit is complicated, which results in a larger circuit. Further, in accordance with the larger circuit, power consumption is increased.
In view of the aforementioned conditions, an object of the present invention is to provide a cyclic redundancy check circuit in which a CRC code corresponding to a data signal can be calculated, the CRC code can be outputted in parallel, and the CRC code can be compared to a predetermined signal in the case of receiving the data signal, and a CRC code corresponding to a data signal can be calculated, and the CRC code can be sequentially outputted in serial in the case of transmitting the data signal, with more simple structure and low power consumption.
In order to solve the aforementioned problems, the present invention has the following structure.
A cyclic redundancy check circuit includes a first shift register to a p-th (p is a natural number greater than 1) shift register, a first exclusive OR circuit to a (p−1)th exclusive OR circuit, and a switching circuit.
Each of the first to p-th shift registers has one stage or a plurality of stages connected in cascade, and outputs an inputted signal having been delayed in synchronization with a clock signal from each stage. That is, each shift register of the first to p-th shift registers has one stage or a plurality of stages connected in cascade. An inputted signal is delayed and then outputted from the one stage or each stage of the plurality of stages. The output of signal from the one stage or the plurality of stages is performed in synchronization with a clock signal. The first to (p−1)th exclusive OR circuits calculate an exclusive OR of two inputted signals. A data signal, a select signal, and an output of a last stage of the p-th shift register are inputted to the switching circuit, and one of a first signal or a second signal is switched in response to the select signal to be outputted. An output of the switching circuit is inputted to a first stage of the first shift register. An output of a last stage of an r-th (r is a natural number smaller than p) shift register and the output of the switching circuit are inputted to an r-th exclusive OR circuit. An output of the r-th exclusive OR circuit is inputted to a first stage of a (r+1)th shift register.
The first signal is an exclusive OR of the data signal and an output of the last stage of the p-th shift register. The second signal is “0”. Here, “0” shows that a digital signal is a logical value of “0”. Note that the second signal may be a signal for equalizing an output of the r-th exclusive OR circuit with the output of the last stage of the r-th shift register when the second signal is inputted to the r-th exclusive OR circuit.
In addition, the cyclic redundancy check circuit may include a determination circuit and a first memory circuit. The first to p-th shift registers have a structure including s (s is a natural number equal to or greater than p) second memory circuits for storing a 1-bit signal. Signals stored in the s second memory circuits are inputted to the determination circuit as an s-bit output in parallel. The determination circuit outputs a different signal in response to whether the s-bit output matches a predetermined signal stored in the first memory circuit.
The cyclic redundancy check circuit having the aforementioned structure includes the switching circuit, so that, without adding a new shift register or the like, the cyclic redundancy check circuit can switch between the case where a CRC code corresponding to a data signal is calculated and the CRC code is outputted in parallel, and the case where a CRC code corresponding to a data signal is calculated and the CRC code is outputted sequentially in serial. Accordingly, a cyclic redundancy check circuit with more simple structure and low power consumption can be provided.
Therefore, a semiconductor device using the cyclic redundancy check circuit can be downsized and power consumption thereof can be decreased. Further, an electronic apparatus using the semiconductor device can be downsized and power consumption thereof can be decreased. In particular, in the case where the semiconductor device is a wireless chip, since the chip can be downsized and power consumption thereof can be decreased, the kind of objects to which the chip is provided can be increased and the application scope of a wireless communication system using the chip can be extended.
Embodiment Mode
Embodiment modes of the present invention will be described in detail with reference to the drawings. However, the present invention is not limited to the following description, and it is to be easily understood by those skilled in the art that modes and details can be changed variously without departing from the purpose and the scope of the present invention. Therefore, the present invention is not interpreted as being limited to the following description of embodiment modes. In the structure of the present invention described hereinafter, reference numerals and symbols indicating the same things are used in common in the different drawings. In addition, in the present invention, “be connected” is synonymous with “be electrically connected”, so that another element or the like may be interposed.
(Embodiment Mode 1)
In Embodiment Mode 1, a structure of a cyclic redundancy check circuit of the present invention and an operation thereof are described with reference to
Each of the first shift register SR 1 to the p-th shift register SR p has one stage or a plurality of stages connected in cascade, and outputs an inputted signal having been delayed in synchronization with a clock signal from each stage. That is, each shift register of the first shift register SR 1 to p-th shift register SR p has one stage or a plurality of stages connected in cascade. An inputted signal is delayed and then outputted from the one stage or each stage of the plurality of stages. The output of signal from the one stage or the plurality of stages is performed in synchronization with a clock signal.
Here, a structural example of each of the first shift register SR 1 to the p-th shift register SR p is described with reference to
Note that although
The first signal is an exclusive OR of the data signal 131 and the output 103 of the last stage of the p-th shift register SR p. The second signal is “0”. Here, “0” shows that a digital signal is a logical value of “0”. Note that the second signal may be a signal for equalizing the output of the r-th exclusive OR circuit EXOR r with the output of the last stage of the r-th shift register SR r when the second signal is inputted to the r-th exclusive OR circuit EXOR r.
While the first signal is outputted from the output 102 of the switching circuit 101, the cyclic redundancy check circuit outputs an s-bit CRC code in parallel (an s-bit output 104 in
A specific structural example of the switching circuit 101 is shown in
The data signal 131 and the select signal 132 are described with reference to
The data signal 131 is formed of a received data signal, a transmitted data signal, and a “0” signal when there is neither a received data signal nor a transmitted data signal.
As shown in
Next, after the transmitted data signal in serial is inputted as the data signal, the cyclic redundancy check circuit (the CRC circuit) calculates a CRC code corresponding to the transmitted data signal (during a period denoted by TC2 in
Note that in
Accordingly, the cyclic redundancy check circuit (the CRC circuit) can switch between the case where the CRC code corresponding to the received data signal is calculated and the CRC code is outputted in parallel and the case where the CRC code corresponding to the transmitted data signal is calculated and the CRC code is sequentially outputted in serial.
In addition, as shown in
Accordingly, the cyclic redundancy check circuit (the CRC circuit) can calculate the CRC code corresponding to the received data signal, output the CRC code in parallel, and determine whether the CRC code matches the predetermined signal.
(Embodiment Mode 2)
In this embodiment mode, a structure of the determination circuit 105 of
Each of
In
The determination circuit 105 shown in
The determination circuit 105 shown in
In the structure shown in
A structure shown in
In
In general, the received data signal is considered as data including its CRC code, and it is known that when the CRC code is calculated, an obtained CRC code is a predetermined signal regardless of the received signal. For example,
In addition,
Note that in
This embodiment mode can be implemented freely combining with Embodiment Mode 1.
(Embodiment Mode 3)
In this embodiment mode, a structure corresponding to a standard of CRC16-CCITT (also called CRC-ITU-T) is described. In the standard of CRC16-CCITT, a generator polynomial is denoted by X16+X12+X5+1, and a CRC code has 16 bits; that is, s is 16 in the aforementioned embodiment modes.
A structural example of a cyclic redundancy check circuit corresponding to the standard of CRC16-CCITT is described with reference to
As shown in
The first shift register SR 1 has five stages connected in cascade, and outputs an inputted signal having been delayed in synchronization with the clock signal 152 from each stage. That is, an inputted signal is delayed and then outputted from each of the five stages connected in cascade. The output of signals from the five stages is performed in synchronization with a clock signal 152. The second shift register SR 2 has seven stages connected in cascade, and outputs an inputted signal having been delayed in synchronization with the clock signal 152 from each stage. That is, an inputted signal is delayed and then outputted from each of the seven stages connected in cascade. The output of signals from the seven stages is performed in synchronization with a clock signal 152. The third shift register SR 3 has four stages connected in cascade, and outputs an inputted signal having been delayed in synchronization with the clock signal 152 from each stage. That is, an inputted signal is delayed and then outputted from each of the four stages connected in cascade. The output of signals from the four stages is performed in synchronization with a clock signal 152. Each of the first exclusive OR circuit EXOR 1 and the second exclusive OR circuit EXOR 2 calculates an exclusive OR of two inputted signals (corresponding to a signal inputted to A and a signal inputted to B in
The first signal is an exclusive OR of the data signal 131 and the output of the fourth stage of the third shift register SR 3, and the second signal is “0”. Note that the second signal is not limited as long as the output of the first exclusive OR circuit EXOR 1 is equalized with the output of the fifth stage of the first shift register SR 1 when the second signal is inputted to the first exclusive OR circuit EXOR 1, and the output of the second exclusive OR circuit EXOR 2 is equalized with the output of the seventh stage of the second shift register SR 2 when the second signal is inputted to the second exclusive OR circuit EXOR 2.
Since a structure of the switching circuit 101 and an operation thereof are the same as those of described in Embodiment Mode 1 with reference to
Thus, in response to the standard of CRC16-CCITT, the cyclic redundancy check circuit (the CRC circuit) can switch between the case where the CRC code corresponding to the received data signal is calculated and the CRC code is outputted in parallel and the case where the CRC code corresponding to the transmitted data signal is calculated and the CRC code is sequentially outputted in serial.
In addition, the cyclic redundancy check circuit may have a determination circuit as shown in
Here, the receive data signal is considered as data including its CRC code, and it is known that when the CRC code is calculated, an obtained CRC code is a predetermined signal regardless of the received data signal. It is known that in the case of the standard of CRC16-CCITT, a predetermined signal is “F0B8” in hexadecimal notation, that is, “1111 0000 1011 1000” (described in order from a sixteenth bit to a first bit.) in binary notation. Then, similarly to the structure of the determination circuit shown in
Note that in the determination circuit shown in
Although an example of the case corresponding to the standard of CRC16-CCITT is described in this embodiment mode, the present invention is not limited to this. The present invention can be applied to a cyclic redundancy check circuit corresponding to an arbitrary standard.
This embodiment mode can be implemented freely combining with Embodiment Mode 1 and Embodiment Mode 2.
(Embodiment Mode 4)
In this embodiment mode, more specific structures of the selector 112 included in the switching circuit 101 in
This embodiment mode can be implemented freely combining with Embodiment Modes 1 to 3.
(Embodiment Mode 5)
In this embodiment mode, the case where the cyclic redundancy check circuits described in the aforementioned Embodiment Modes 1 to 4 are used for a semiconductor device (hereinafter also called a wireless tag) capable of communicating data by wireless communication and a wireless communication system using the semiconductor device is described.
The case where the wireless tag 200 receives data is described. A modulated carrier wave inputted from the antenna 202, from which noise is removed by the pass-band filter 502, is inputted to the power supply circuit 503 and the demodulation circuit 506. The power supply circuit 503 has a rectifier circuit and a storage capacitor. The modulated carrier wave inputted via the pass-band filter 502 is rectified by the rectifier circuit and smoothed by the storage capacitor. In this manner, the power supply circuit 503 generates a DC voltage. A DC voltage 191 generated in the power supply circuit 503 is supplied as a power supply voltage to each circuit in the circuit portion 203 included in the wireless tag 200. The modulated carrier wave inputted via the pass-band filter 502 is demodulated by the demodulation circuit 506, and the demodulated signal is inputted to the digital portion 205. An inputted signal from the analog portion 204, that is, a signal which is made by demodulating a modulated carrier wave by the demodulation circuit 506, is inputted to the code extraction circuit 301, and a code of the signal is extracted. An output of the code extraction circuit 301 is inputted to the code determination circuit 302, and the extracted code is analyzed. The analyzed code is inputted to the cyclic redundancy check circuit 303, and an arithmetic processing for identifying a transmission error is performed. Then, the cyclic redundancy check circuit 303 outputs to the control circuit 304 a decision result 192 of whether the received data signal has an error.
Next, the case where the wireless tag 200 transmits data is described. The memory circuit 305 outputs a stored unique identifier 193 (UID) to the control circuit 304, in response to a signal inputted from the code determination circuit 302. The cyclic redundancy check circuit 303 calculates the CRC code corresponding to the transmitted data signal and outputs the CRC code to the control circuit 304. The control circuit 304 adds the CRC code to the transmitted data signal. The control circuit 304 encodes data in which the CRC code is added to the transmitted data signal. In addition, the control circuit 304 converts the encoded information into a signal for modulating the carrier wave in response to a predetermined modulation method. The output of the control circuit 304 is inputted to the modulation circuit 507 of the analog portion 204. The modulation circuit 507 load-modulates the carrier wave in response to the inputted signal and outputs the carrier wave to the antenna 202.
The frequency of a carrier wave, the subcarrier frequency, the data transmission rate, the encoding method, or the like can be arbitrary decided. For example, as for the frequency of a carrier wave, any of the following can be employed: a submillimeter wave of 300 GHz or more and 3 THz or less; a millimeter wave of 30 GHz or more and less than 300 GHz; a microwave of 3 GHz or more and less than 30 GHz; an ultrashort wave of 300 MHz or more and less than 3 GHz; a very short frequency of 30 MHz or more and less than 300 MHz; a short wave of 3 MHz or more and less than 30 MHz; a medium wave of 300 KHz or more and less than 3 MHz; a long wave of 30 KHz or more and less than 300 KHz; and a very long wave of 3 KHz or more and less than 30 KHz.
This embodiment mode can be implemented freely combining with Embodiment Modes 1 to 4.
[Embodiment 1]
In this embodiment, a specific structure of a semiconductor device of the present invention is described with reference to
According to the first antenna installation system, the antenna 202 is provided over a substrate 600 over which a plurality of elements (hereinafter called an element group 601) are provided (see
According to the second antenna installation system, a terminal portion 602 is provided over the substrate 600 over which the element group 601 is provided. Then, the terminal portion 602 is connected to the antenna 202 which is formed over a substrate 610 which is different from the substrate 600 (see
The structure and manufacturing method of the element group 601 is described. When a plurality of element groups 601 are formed over a large substrate and cut off to be completed, an inexpensive element group can be provided. As the substrate 600, for example, a glass substrate made of barium borosilicate glass, alumino borosilicate glass, or the like, a quartz substrate, a ceramic substrate, or the like can be used. Alternatively, a semiconductor substrate of which the surface is provided with an insulating film may be used. A substrate made of a flexible synthetic resin such as plastic may also be used. The surface of the substrate may be planarized by polishing using a CMP (Chemical Mechanical Polishing) method or the like. A substrate which is thinned by polishing a glass substrate, a quartz substrate, or a semiconductor substrate may be used as well.
As a base layer 661 formed over the substrate 600, an insulating film made of silicon oxide, silicon nitride, silicon nitride oxide (SiOxNy or SiNxOy; note that x>y), or the like can be used. The base layer 661 can prevent an alkali metal such as Na or an alkaline earth metal contained in the substrate 600, from being diffused in a semiconductor layer 662 and adversely affecting the characteristics of the thin film transistor. Although the base layer 661 shown in
Note that the surface of the substrate 600 may be directly processed by high density plasma. The high density plasma is generated using a high frequency wave, for example, 2.45 GHz. High density plasma with an electron density of 1011 to 1013/cm3, an electron temperature of 2 eV or lower, and an ion energy of 5 eV or lower is used. Since such high density plasma featuring a low electron temperature has low kinetic energy of active species, a film with less plasma damage and defects can be formed compared to that formed by a conventional plasma treatment. Plasma can be generated using a plasma processing apparatus utilizing high frequency excitation, which employs a radial slot antenna. The distance between the antenna which generates a high frequency wave and the substrate 600 is 20 to 80 mm (preferably, 20 to 60 mm).
The surface of the substrate 600 can be nitrided by performing the high density plasma treatment in a nitrogen atmosphere, for example an atmosphere containing nitrogen (N) and a rare gas (containing at least one of He, Ne, Ar, Kr, and Xe), an atmosphere containing nitrogen, hydrogen (H), and a rare gas, or an atmosphere containing ammonium (NH3) and a rare gas. When the substrate 600 is made of glass, quartz, a silicon wafer, or the like, a nitride layer formed over the surface of the substrate 600, which contains silicon nitride as a main component, can be used as a blocking layer against impurities diffused from the substrate 600 side. A silicon oxide film or a silicon oxynitride film may be formed over the nitride layer by a plasma CVD method to be used as the base layer 661.
When similar high density plasma treatment is applied to the surface of the base layer 661 made of silicon oxide, silicon oxynitride, or the like, the surface and a region with a depth of 1 to 10 nm from the surface can be nitrided. This extremely thin silicon nitride layer is favorable since it functions as a blocking layer and has less stress on the semiconductor layer 662 formed thereover.
As the semiconductor layer 662, an island-shaped crystalline semiconductor film or an island-shaped amorphous semiconductor film can be used. Alternatively, an organic semiconductor film may be used. A crystalline semiconductor film can be obtained by crystallizing an amorphous semiconductor film. A laser crystallization method, a thermal crystallization method using RTA (Rapid Thermal Anneal) or an annealing furnace, a thermal crystallization method using a metal element which promotes crystallization, or the like can be used as the crystallization method. The semiconductor layer 662 includes a channel forming region 662a and a pair of impurity regions 662b to which an impurity element imparting conductivity is added. Shown here is a structure where low concentration impurity regions 662c to which the impurity element is added at a lower concentration than to the impurity regions 662b are provided between the channel forming region 662a and the pair of impurity regions 662b; however, the present invention is not limited to this. The low concentration impurity regions 662c are not necessarily provided.
Note that a wire which is formed at the same time as the semiconductor layer 662 is preferably led so that corners are rounded when seen from a direction perpendicular to the top surface of the substrate 600.
An impurity element which imparts conductivity may be added to the channel forming region 662a of the thin film transistor. In this manner, a threshold voltage of the thin film transistor can be controlled.
A first insulating layer 663 can have a single layer or a stack of a plurality of films made of silicon oxide, silicon nitride, silicon nitride oxide (SiOxNy or SiNxOy; note that x>y), or the like. In this case, the surface of the first insulating layer 663 may be processed by high density plasma in an oxygen atmosphere or a nitrogen atmosphere, thereby being oxidized or nitrided to be densified. The high density plasma is generated using a high frequency wave, for example, 2.45 GHz, as described above. Note that high density plasma with an electron density of 1011 to 1013/cm3, an electron temperature of 2 eV or lower, and an ion energy of 5 eV or lower is used. Plasma can be generated using a plasma processing apparatus utilizing high frequency excitation, which employs a radial slot antenna. In the apparatus for generating high density plasma, the distance between the antenna which generates a high frequency wave and the substrate 600 is 20 to 80 mm (preferably, 20 to 60 mm).
Before forming the first insulating layer 663, the high density plasma treatment may be applied to the surface of the semiconductor layer 662 so that the surface of the semiconductor layer is oxidized or nitrided. At this time, by performing the treatment in an oxygen atmosphere or a nitrogen atmosphere with the substrate 600 at a temperature of 300 to 450° C., a favorable interface with the first insulating layer 663 which is formed over the semiconductor layer 662 can be obtained.
As the nitrogen atmosphere, an atmosphere containing nitrogen (N) and a rare gas (containing at least one of He, Ne, Ar, Kr, and Xe), an atmosphere containing nitrogen, hydrogen (H), and a rare gas, or an atmosphere containing ammonium (NH3) and a rare gas can be used. As the oxygen atmosphere, an atmosphere containing oxygen (O) and a rare gas, an atmosphere containing oxygen, hydrogen (H), and a rare gas, or an atmosphere containing dinitrogen monoxide (N2O) and a rare gas can be used.
The gate electrode 664 can be formed using one element selected from Ta, W, Ti, Mo, Al, Cu, Cr, or Nd, or an alloy or a compound containing a plurality of the above-described elements. Furthermore, the gate electrode 664 may have a single layer structure or a stacked-layer structure made of the above-described elements, or an alloy or a compound thereof. In
A thin film transistor is formed of the semiconductor layer 662, the gate electrode 664, and the first insulating layer 663 functioning as a gate insulating film between the semiconductor layer 662 and the gate electrode 664. In this embodiment, the thin film transistor has a top gate structure; however, it may be a bottom gate transistor having a gate electrode under the semiconductor layer, or a dual gate transistor having gate electrodes over and under the semiconductor layer.
A second insulating layer 667 is desirably an insulating film such as a silicon nitride film, which has barrier properties to block ion impurities. The second insulating layer 667 is made of silicon nitride or silicon oxynitride. The second insulating layer 667 functions as a protective film to prevent contamination of the semiconductor layer 662. After depositing the second insulating layer 667, hydrogen gas may be introduced and the aforementioned high density plasma treatment may be applied, thereby hydrogenating the second insulating layer 667. Alternatively, the second insulating layer 667 may be nitrided and hydrogenated by introducing ammonium (NH3) gas. Otherwise, oxidization-nitridation treatment and hydrogenation treatment may be performed by introducing oxygen, dinitrogen monoxide (N2O) gas, and the like together with hydrogen gas. By performing nitridation treatment, oxidization treatment, or oxidization-nitridation treatment in this manner, the surface of the second insulating layer 667 can be densified. As a result, the function of the second insulating layer 667 as a protective film can be enhanced. Hydrogen introduced into the second insulating layer 667 is discharged when thermal treatment is applied at a temperature of 400 to 450° C., thereby hydrogenating the semiconductor layer 662. Note that the hydrogenation treatment may be performed in combination with hydrogenation treatment using the first insulating layer 663.
A third insulating layer 665 can have a single layer structure or a stacked-layer structure of an inorganic insulating film or an organic insulating film. As the inorganic insulating film, a silicon oxide film formed by a CVD method, a silicon oxide film formed by an SOG (Spin On Glass) method, or the like can be used. As the organic insulating film, a film made of polyimide, polyamide, BCB (benzocyclobutene), acrylic, a positive photosensitive organic resin, a negative photosensitive organic resin, or the like can be used.
The third insulating layer 665 may be made of a material having a skeleton structure formed of a bond of silicon (Si) and oxygen (O). An organic group containing at least hydrogen (such as an alkyl group and aromatic hydrocarbon) is used as a substituent of this material. Alternatively, a fluoro group may be used as the substituent. Further alternatively, a fluoro group and an organic group containing at least hydrogen may be used as the substituent.
A wire 666 can be formed using one element selected from Al, Ni, W, Mo, Ti, Pt, Cu, Ta, Au, or Mn, or an alloy containing a plurality of the above-described elements. The wire 666 can have a single layer structure or a stacked-layer structure of the element or the alloy. In
The antenna 202 can also be formed by a droplet discharge method using a conductive paste containing nano-particles such as Au, Ag, and Cu. The droplet discharge method is a collective term for a method for forming a pattern by discharging droplets, such as an ink jet method and a dispenser method, which has advantages in that the utilization efficiency of a material is improved, and the like.
In the structures shown in
Although the element group 601 may use the one formed over the substrate 600 (see
As a method for peeling the element group 601 from the substrate 600, any of the following can be used: (A) a method in which a peeling layer is provided in advance between the substrate 600 and the element group 601 and the peeling layer is removed by an etchant; (B) a method in which the peeling layer is partially removed by an etchant, and then the substrate 600 and the element group 601 are peeled physically; and (C) a method in which the substrate 600 with high heat resistance over which the element group 601 is formed is eliminated mechanically or removed by etching with a solution or gas so that the element group 601 is peeled. Note that “to be peeled by a physical means” denotes that to be peeled by applying stress from outside, for example, to be peeled by applying stress from a wind pressure of gas sprayed from a nozzle, an ultrasonic wave, or the like.
As a specific method of the aforementioned (A) or (B), a method in which a metal oxide film is provided between the substrate 600 with high heat resistance and the element group 601, and the metal oxide film is weakened by crystallization to peel the element group 601 can be used. As another example of more specific method of the aforementioned (A) or (B), a method in which an amorphous silicon film containing hydrogen is provided between the substrate 600 with high heat resistance and the element group 601, and the amorphous silicon film is removed by irradiation with a laser beam or etching so that the element group 601 is peeled can be used.
In addition, to attach the peeled element group 601 to the flexible substrate 701, a commercial adhesive may be used, and for example, an adhesive such as an epoxy resin-based adhesive or a resin additive may be used.
By attaching the element group 601 to the flexible substrate 701 over which the antenna is formed and electrically connecting the element group 601 and the antenna, a thin and light semiconductor device which is not easily broken even when fallen to the ground, is obtained (see
The element group 601 can be sealed by covering with a film. The surface of the film may be coated with silicon dioxide (silica) powder. The coating allows the element group 601 to be kept waterproof in an environment of high temperature and high humidity. In other words, the element group 601 can have moisture resistance. Moreover, the surface of the film may have antistatic properties. The surface of the film may also be coated with a material containing carbon as its main component (such as diamond-like carbon). The strength can be enhanced by coating, and degradation or destruction of a semiconductor device can be suppressed. Alternatively, the film may be formed of a base material (for example, resin) mixed with silicon dioxide, a conductive material, or a material containing carbon as its main component. In addition, a surface active agent may be provided on the surface of the film, or directly added into the film, so that the film can have antistatic properties.
This embodiment can be implemented freely combining with the above-described embodiment modes.
[Embodiment 2]
In this embodiment, an example in which a semiconductor device of the present invention has a flexible structure is described with reference to
The antenna 902 can be formed of Ag, Cu, or a metal plated with Ag or Cu. The element group 904 and the antenna 902 can be connected to each other using an anisotropic conductive film and applying ultraviolet treatment or ultrasonic wave treatment. Note that the element group 904 and the antenna 902 may be attached to each other using a conductive paste or the like.
By sandwiching the element group 904 between the protective layer 901 and the protective layer 903, a semiconductor device is completed (see arrows in
Each of the protective layer 901 and the protective layer 903 is made of an organic resin material, and thus has high resistance against bending. The element group 904 which is formed by a peeling process or thinning of a substrate also has higher resistance against bending compared to a single crystal semiconductor. Since the element group 904, the protective layer 901, and the protective layer 903 can be tightly attached to each other without any space, a completed semiconductor device itself also has high resistance against bending. The element group 904 surrounded by the protective layer 901 and the protective layer 903 may be provided over a surface of or inside of another object, or embedded in paper.
The case where a semiconductor device including the element group 904 is attached to a substrate having a curved surface is described with reference to
This embodiment can be implemented freely combining with the aforementioned embodiment modes and Embodiment 1.
[Embodiment 3]
This embodiment shows a structural example of a transistor used in a circuit which constitutes a semiconductor device of the present invention. The transistor may be a MOS transistor formed over a single crystalline substrate, or a thin film transistor (TFT) as well.
In
As shown in
A transistor having LDD regions on both sides of the channel forming region in the semiconductor layer is applied to a transistor constituting a transmission gate (also called an analog switch) or a transistor used in a rectifier circuit in the power supply circuit 503 shown in
In
A transistor having an LDD region on one side of a channel forming region in a semiconductor layer may be applied to a transistor in which only one of a positive voltage or a negative voltage is applied between source and drain electrodes. Specifically, the transistor having an LDD region on one side of a channel forming region in the semiconductor layer may be applied to a transistor constituting a logic gate such as an inverter circuit, a NAND circuit, a NOR circuit, and a latch circuit, or a transistor constituting an analog circuit such as a sense amplifier, a constant voltage generating circuit, and a VCO (Voltage Controlled Oscillator).
In
The capacitor 2004 can be used as the storage capacitor of the power supply circuit 503, the resonant capacitor 501, or the capacitor of the demodulation circuit 506, which are shown in
In
The resistor can be used as the resistance load of the modulation circuit 507 shown in
In
One or both of the semiconductor layer 4405 and the gate insulating layer 4408 may be oxidized or nitrided by high density plasma treatment. This treatment can be performed in a similar manner to that described in Embodiment 1.
According to the aforementioned treatment, the defect level in the interface between the semiconductor layer 4405 and the gate insulating layer 4408 can be reduced. When this treatment is applied to the gate insulating layer 4408, the gate insulating layer 4408 can be densified. In other words, generation of charged defects can be suppressed, and variations in threshold voltage of the transistor can be suppressed. When the transistor is driven with a voltage of 3 V or lower, an insulating layer which is oxidized or nitrided by the plasma treatment can be used as the gate insulating layer 4408. If the driving voltage of the transistor is 3 V or higher, the gate insulating layer 4408 can be formed by combining an insulating layer formed over the surface of the semiconductor layer 4405 by the plasma treatment and an insulating layer deposited by a CVD method (a plasma CVD method or a thermal CVD method). In addition, the insulating layer may also be used as a dielectric layer of the capacitor 2004. In this case, the insulating layer formed by the plasma treatment is a dense film with a thickness of 1 to 10 nm; therefore, the capacitor 2004 with large charge capacity can be obtained.
As described with reference to
In addition, by using the photomask or the reticle which is provided with a diffraction grating pattern or an auxiliary pattern having an optical intensity reducing function formed of a semitransparent film, the region where only the first conductive layer is formed and the region where the first conductive layer and the second conductive layer are stacked can be formed in succession. As shown in
In the case of
According to the description of this embodiment, transistors having different electrode structures, a capacitor, and a resistor can be formed separately with the same process by using the photomask or the reticle which is provided with a diffraction grating pattern or an auxiliary pattern having an optical intensity reducing function formed of a semitransparent film. Accordingly, in response to circuit characteristics, elements having different modes can be formed without increasing the number of steps and integrated.
This embodiment can be implemented freely combining with the aforementioned embodiment modes and Embodiments 1 and 2.
[Embodiment 4]
In this embodiment, an example of a static RAM (an SRAM) which can be used as a memory (the memory circuit 305 in
A semiconductor layer 10 and a semiconductor layer 11 shown in
In any case, a semiconductor layer formed first is provided over the entire surface or a part (region with a larger area than that determined as a semiconductor region of a transistor) of a substrate having an insulating surface. Then, a mask pattern is formed over the semiconductor layer by photolithography. The mask pattern is used for etching the semiconductor layer, thereby forming the semiconductor layer 10 and the semiconductor layer 11 having specific island shapes, which include a source region, a drain region, and a channel forming region of a transistor. The shapes of the semiconductor layer 10 and the semiconductor layer 11 are determined, considering the adequacy of layout.
The photomask for forming the semiconductor layer 10 and the semiconductor layer 11 shown in
The shape of the mask pattern 2000 shown in
An insulating layer which contains silicon oxide or silicon nitride at least partially is formed over the semiconductor layer 10 and the semiconductor layer 11. One of the objects for forming this insulating layer is a gate insulating layer. Then, as shown in
The photomask for forming the gate wires has a mask pattern 2100 shown in
An interlayer insulating layer is formed after the gate wire 12, the gate wire 13, and the gate wire 14. The interlayer insulating layer is made of an inorganic insulating material such as silicon oxide, or an organic insulating material using polyimide, an acrylic resin, or the like. An insulating layer made of silicon nitride, silicon nitride oxide, or the like may be formed between the interlayer insulating layer and the gate wire 12, the gate wire 13, and the gate wire 14. In addition, an insulating layer made of silicon nitride, silicon nitride oxide, or the like may be formed over the interlayer insulating layer. Such an insulating layer can prevent the semiconductor layer and the gate insulating layer from being contaminated with impurities such as extrinsic metal ion and moisture, which may adversely affect a transistor.
In the interlayer insulating layer, an opening is formed at a predetermined position. For example, the opening is provided corresponding to the gate wire or semiconductor layer in the lower layer. A wire layer formed of one layer or a plurality of layers of metal or a metal compound is processed into a predetermined pattern by etching using a mask pattern which is formed by photolithography. Then, as shown in
A photomask for forming the wires 15 to 20 has a mask pattern 2200 shown in
This embodiment can be implemented freely combining with the aforementioned embodiment modes and Embodiments 1 to 3.
[Embodiment 5]
One embodiment of a semiconductor device of the present invention is shown in
Similarly to the method for manufacturing the element group 601 described in Embodiment 1, a layer 7102 including thin film transistors is formed over an insulating substrate 7101. An interlayer insulating layer 7182 is formed over the layer 7102 including thin film transistors. A first antenna 7181 is formed over the interlayer insulating layer 7182. An insulating layer 7183 is formed over the first antenna 7181, and a connecting terminal 7184 is formed on the surface of the insulating layer 7183.
The insulating layer 7183, in a part of which the connecting terminal 7184 is exposed, is attached to a patch antenna 7103 which is a second antenna with an anisotropic conductive adhesive 7104. The connecting terminal 7184 is electrically connected to a power feeding layer 7113 of the patch antenna with conductive particles dispersed in the anisotropic conductive adhesive. The connecting terminal 7184 is also electrically connected to a first thin film transistor 7185 which is formed in the layer 7102 including thin film transistors. Furthermore, the first antenna 7181 is connected to a second thin film transistor 7186 which is formed in the layer 7102 including thin film transistors. Note that a conductive layer which is obtained by curing a conductive paste may be used instead of the anisotropic conductive adhesive.
The first antenna 7181 is made of a metal material containing aluminum, copper, or silver. For example, composition of copper or silver paste can be formed by a printing method such as screen printing, offset printing, or ink-jet printing. Alternatively, an aluminum film may be formed by sputtering or the like, and processed by etching. The first antenna 7181 may also be formed by an electrolytic plating method or an electroless plating method.
Note that the first antenna 7181 can be omitted.
Here, the first antenna 7181 has a square coil shape as shown in
The shape of the first antenna 7181 is described with reference to
By thus providing a plurality of antennas, a multiband semiconductor device capable of receiving electric waves with different frequencies in one semiconductor can be formed.
This embodiment can be implemented freely combining with the aforementioned embodiment modes and Embodiments 1 to 4.
[Embodiment 6]
In this embodiment, applications of a semiconductor device of the present invention (corresponding to the wireless tag 200 in
The wireless tag 200 can be fixed to an object by being attached to the surface of the object or embedded in the object. For example, the wireless tag 200 may be embedded in paper of a book, or organic resin of a package. When the wireless tag 200 is incorporated in bills, coins, securities, bearer bonds, certificates, and the like, forgery thereof can be prevented. Furthermore, when the wireless tag 200 is incorporated in containers for wrapping objects, recording media, personal belongings, foods, clothes, commodities, electronic apparatuses, and the like, an inspection system, a rental system, and the like can be performed more efficiently. The wireless tag 200 can also prevent vehicles from being forged or stolen. In addition, when the wireless tag 200 is implanted into creatures such as animals, each creature can be identified easily. For example, when the wireless tag is implanted into creatures such as domestic animals, the year of birth, sex, breed, and the like thereof can be identified easily.
As described above, the wireless tag 200 of the present invention can be incorporated in any object (including creatures).
The wireless tag 200 has various advantages such that data can be transmitted and received by wireless communication, the wireless tag can be processed into various shapes, and wide directivity and recognition range are achieved depending on a selected frequency.
Next, one mode of a system using the wireless tag 200 is described with reference to
An example of a business model utilizing the system shown in
Alternatively,
As described above, by utilizing a semiconductor device of the present invention for a system, information can be obtained easily, and a system which realizes high performance and high added values can be provided.
This embodiment can be implemented freely combining with the aforementioned embodiment modes and Embodiments 1 to 5.
This application is based on Japanese Patent Application serial No. 2005-273356 field in Japan Patent Office on Sep. 21, 2005, the entire contents of which are hereby incorporated by reference.
10: semiconductor layer, 11: semiconductor layer, 12: gate wire, 13: gate wire, 14: gate wire, 15: wire, 16: wire, 17: wire, 18: wire, 19: wire, 20: wire, 21: transistor, 22: transistor, 23: transistor, 24: transistor, 25: transistor, 26: transistor, 27: inverter, 28: inverter, 101: switching circuit, 102: output, 103: output, 104: output, 105: determination circuit, 106: output, 111: EXOR, 112: selector, 131: data signal, 132: select signal, 144: signal, 145: output control circuit, 146: output control signal, 147: EXNOR, 148: AND, 149a: first NAND, 149b: second NAND, 150: NOR, 151: output, 152: clock signal, 153: input signal, 154: shift register reset signal, 171: output reset signal, 181: clock signal, 182: data signal, 190: modulated carrier wave, 191: DC voltage, 192: decision result, 193: unique identifier, 200: wireless tag, 201: reader/writer, 202: antenna, 203: circuit portion, 204: analog portion, 205: digital portion, 206: antenna, 207: circuit portion, 301: code extraction circuit, 302: code determination circuit, 303: cyclic redundancy check circuit, 304: control circuit, 305: memory circuit, 501: resonant capacitor, 502: band-pass filter, 503: power supply circuit, 506: demodulation circuit, 507: modulation circuit, 600: substrate, 601: element group, 602: terminal portion, 603: conductive particle, 604: resin, 610: substrate, 661: base layer, 662: semiconductor layer, 662a: channel forming region, 662b: impurity region, 662c: low concentration impurity region, 663: first insulating layer, 664: gate electrode, 665: third insulating layer, 666: wire, 67: second insulating layer, 668: fourth insulating layer, 701: flexible substrate, 901: protective layer, 902: antenna, 903: protective layer, 904: element group, 905: one of source and drain, 906: the other of source and drain, 907: gate electrode, 980: substrate, 981: transistor, 1201a: corner, 1201b: corner, 1201c: corner, 1202a: corner, 1202b: corner, 1202c: corner, 2000: mask pattern, 2001: transistor, 2002: transistor, 2003: transistor, 2004: capacitor, 2005: resistor, 2100: mask pattern, 2200: mask pattern, 3003: thickness, 3004: direction, 3005: direction, 3011: wire, 3012: wire, 3013: wire, 3014: contact hole, 4402: second conductive layer, 4403: first conductive layer, 4404: wire, 4405: semiconductor layer, 4406: impurity region, 4407: impurity region, 4408: gate insulating layer, 4409: gate electrode, 4410: impurity region, 4411: impurity region, 4412: impurity region, 7101: insulating substrate, 7102: layer, 7103: patch antenna, 7104: anisotropic conductive adhesive, 7113: power feeding layer, 7181: first antenna, 7181a: square coil shape, 7181b: square loop shape, 7181c: linear-dipole shape, 7182: interlayer insulating layer, 7183: insulating layer, 7184: connecting terminal, 7185: first thin film transistor, 7186: second thin film transistor, 8001: first step, 8002: second step, 8003: third step, 8004: fourth step, 8005: fifth step, 8011: first step, 8012a: second step, 8012b: third step, 8013: fourth step, 8014: fifth step, 8015: sixth step, 9520: reader/writer, 9521: display portion, 9522: object A, 9523: semiconductor device, 9531: semiconductor device, and 9532: object B.
Number | Date | Country | Kind |
---|---|---|---|
2005-273356 | Sep 2005 | JP | national |
This application is a continuation of U.S. application Ser. No. 12/768,217, filed Apr. 27, 2010, now allowed, which is a continuation of U.S. application Ser. No. 11/533,169, filed Sep. 19, 2006, now U.S. Pat. No. 7,712,009, which claims the benefit of a foreign priority application filed in Japan as Serial No. 2005-273356 on Sep. 21, 2005, all of which are incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
4713605 | Iyer | Dec 1987 | A |
4771429 | Davis | Sep 1988 | A |
5062111 | Gotou | Oct 1991 | A |
5132975 | Avaneas | Jul 1992 | A |
5731856 | Kim | Mar 1998 | A |
5734663 | Eggenberger | Mar 1998 | A |
5744864 | Cillessen | Apr 1998 | A |
5751246 | Hertel | May 1998 | A |
6041434 | Kamishima | Mar 2000 | A |
6049903 | Nishimura | Apr 2000 | A |
6294274 | Kawazoe | Sep 2001 | B1 |
6425106 | Higginson | Jul 2002 | B1 |
6560746 | Moersberger | May 2003 | B1 |
6563174 | Kawasaki | May 2003 | B2 |
6727522 | Kawasaki | Apr 2004 | B1 |
7049190 | Takeda | May 2006 | B2 |
7061014 | Hosono | Jun 2006 | B2 |
7064346 | Kawasaki | Jun 2006 | B2 |
7105868 | Nause | Sep 2006 | B2 |
7428693 | Obuchi | Sep 2008 | B2 |
7571370 | Ridgeway | Aug 2009 | B2 |
7712009 | Ito et al. | May 2010 | B2 |
8627170 | Ito et al. | Jan 2014 | B2 |
20010046027 | Tai | Nov 2001 | A1 |
20020056838 | Ogawa | May 2002 | A1 |
20020132454 | Ohtsu | Sep 2002 | A1 |
20030189401 | Kido | Oct 2003 | A1 |
20030218222 | Wager | Nov 2003 | A1 |
20040038446 | Takeda | Feb 2004 | A1 |
20040127038 | Carcia | Jul 2004 | A1 |
20050017302 | Hoffman | Jan 2005 | A1 |
20050097432 | Obuchi | May 2005 | A1 |
20050199959 | Chiang | Sep 2005 | A1 |
20050229075 | Berkmann | Oct 2005 | A1 |
20060035452 | Carcia | Feb 2006 | A1 |
20060043377 | Hoffman | Mar 2006 | A1 |
20060091793 | Baude | May 2006 | A1 |
20060108529 | Saito | May 2006 | A1 |
20060108636 | Sano | May 2006 | A1 |
20060110867 | Yabuta | May 2006 | A1 |
20060113536 | Kumomi | Jun 2006 | A1 |
20060113539 | Sano | Jun 2006 | A1 |
20060113549 | Den | Jun 2006 | A1 |
20060113565 | Abe | Jun 2006 | A1 |
20060169973 | Isa | Aug 2006 | A1 |
20060170111 | Isa | Aug 2006 | A1 |
20060197092 | Hoffman | Sep 2006 | A1 |
Number | Date | Country |
---|---|---|
0 836 284 | Apr 1998 | EP |
1 087 534 | Mar 2001 | EP |
1 499 024 | Jan 2005 | EP |
60-198861 | Oct 1985 | JP |
63-164630 | Jul 1988 | JP |
63-210022 | Aug 1988 | JP |
63-210023 | Aug 1988 | JP |
63-210024 | Aug 1988 | JP |
63-215519 | Sep 1988 | JP |
63-239117 | Oct 1988 | JP |
63-265818 | Nov 1988 | JP |
03-219725 | Sep 1991 | JP |
05-251705 | Sep 1993 | JP |
07-326973 | Dec 1995 | JP |
08-264794 | Oct 1996 | JP |
10-107650 | Apr 1998 | JP |
10-117147 | May 1998 | JP |
11-505377 | May 1999 | JP |
2000-044236 | Feb 2000 | JP |
2000-150900 | May 2000 | JP |
2001-331772 | Nov 2001 | JP |
2002-076356 | Mar 2002 | JP |
2002-289859 | Oct 2002 | JP |
2003-086000 | Mar 2003 | JP |
2003-086808 | Mar 2003 | JP |
2004-103957 | Apr 2004 | JP |
2004-273614 | Sep 2004 | JP |
2004-273732 | Sep 2004 | JP |
295640 | Jan 1997 | TW |
508907 | Nov 2002 | TW |
509840 | Nov 2002 | TW |
WO 0013322 | Mar 2000 | WO |
WO 0198872 | Dec 2001 | WO |
WO 2004114391 | Dec 2004 | WO |
Entry |
---|
International Search Report (Application No. PCT/JP2006/318899) dated Dec. 5, 2006, 2 pages. |
Written Opinion (Application No. PCT/JP2006/318899) dated Dec. 5, 2006, 3 pages. |
European Search Report (Application No. 06798282.7), dated Dec. 21, 2011, in English. |
Asakuma, N et al., “Crystallization and Reduction of Sol-Gel-Derived Zinc Oxide Films by Irradiation With Ultraviolet Lamp,” Journal of Sol-Gel Science and Technology, 2003, vol. 26, pp. 181-184. |
Chern, H et al., “An Analytical Model for the Above-Threshold Characteristics of Polysilicon Thin-Film Transistors,” IEEE Transactions on Electron Devices, Jul. 1, 1995, vol. 42, No. 7, pp. 1240-1246. |
Clark, S et al., “First Principles Methods Using CASTEP,” Zeitschrift fur Kristallographie, 2005, vol. 220, pp. 567-570. |
Coates. D et al., “Optical Studies of the Amorphous Liquid-Cholesteric Liquid Crystal Transition: The Blue Phase,” Physics Letters, Sep. 10, 1973, vol. 45A, No. 2, pp. 115-116. |
Costello, M et al., “Electron Microscopy of a Cholesteric Liquid Crystal and Its Blue Phase,” Phys. Rev. A (Physical Review. A), May 1, 1984, vol. 29, No. 5, pp. 2957-2959. |
Dembo, H et al., “RFCPUS on Glass and Plastic Substrates Fabricated by TFT Transfer Technology,” IEDM 05: Technical Digest of International Electron Devices Meeting, Dec. 5, 2005, pp. 1067-1069. |
Fortunato, E et al., “Wide-Bandgap High-Mobility ZnO Thin-Film Transistors Produced at Room Temperature,” Appl. Phys. Lett. (Applied Physics Letters), Sep. 27, 2004, vol. 85, No. 13, pp. 2541-2543. |
Hosono, H et al., “Working hypothesis to explore novel wide band gap electrically conducting amorphous oxides and examples,” J. Non-Cryst. Solids (Journal of Non-Crystalline Solids), 1996, vol. 198-200, pp. 165-169. |
Hosono, H, “68.3: Invited Paper:Transparent Amorphous Oxide Semiconductors for High Performance TFT,” SID Digest '07 : SID International Symposium Digest of Technical Papers, 2007, vol. 38, pp. 1830-1833. |
Ikeda., T et al., “Full-Functional System Liquid Crystal Display Using CG-Silicon Technology,” SID Digest '04 : SID International Symposium Digest of Technical Papers, 2004, vol. 35, pp. 860-863. |
Janotti, A et al., “Oxygen Vacancies in ZnO,” Appl. Phys. Lett. (Applied Physics Letters), 2005, vol. 87, pp. 122102-1-122102-3. |
Kanno, H et al., “White Stacked Electrophosphorecent Organic Light-Emitting Devices Employing MoO3 as a Charge-Generation Layer,” Adv. Mater. (Advanced Materials), 2006, vol. 18, No. 3, pp. 339-342. |
Kikuchi, H et al., “Polymer-Stabilized Liquid Crystal Blue Phases,” Nature Materials, Sep. 1, 2002, vol. 1, pp. 64-68. |
Kimizuka, N et al., “Spinel,YbFe2O4, and Yb2Fe3O7 Types of Structures for Compounds in the In2O3 and Sc2O3—A2O3—BO Systems [A; Fe, Ga, or Al; B: Mg, Mn, Fe, Ni, Cu,or Zn] at Temperatures Over 1000° C.,” Journal of Solid State Chemistry, 1985, vol. 60, pp. 382-384. |
Kimizuka, N et al., “Syntheses and Single-Crystal Data of Homologous Compounds, In2O3(ZnO)m (m=3, 4, and 5), InGaO3(ZnO)3, and Ga2O3(ZnO)m (m=7, 8, 9, and 16) in the In2O3—ZnGa2O4—ZnO System,” Journal of Solid State Chemistry, Apr. 1, 1995, vol. 116, No. 1, pp. 170-178. |
Kitzerow, H et al., “Observation of Blue Phases in Chiral Networks,” Liquid Crystals, 1993, vol. 14, No. 3, pp. 911-916. |
Lee, H et al., “Current Status of, Challenges to, and Perspective View of AM-OLED,” IDW '06 : Proceedings of the 13th International Display Workshops, Dec. 7, 2006, pp. 663-666. |
Li, C et al., “Modulated Structures of Homologous Compounds InMO3(ZnO)m (M=In,Ga; m=Integer) Described by Four-Dimensional Superspace Group,” Journal of Solid State Chemistry, 1998, vol. 139, pp. 347-355. |
Masuda, S et al., “Transparent thin film transistors using ZnO as an active channel layer and their electrical properties,” J. Appl. Phys. (Journal of Applied Physics), Feb. 1, 2003, vol. 93, No. 3, pp. 1624-1630. |
Meiboom, S et al., “Theory of the Blue Phase of Cholesteric Liquid Crystals,” Phys. Rev. Lett. (Physical Review Letters), May 4, 1981, vol. 46, No. 18, pp. 1216-1219. |
Nakamura, “Synthesis of Homologous Compound with New Long-Period Structure,” NIRIM Newsletter, Mar. 1995, vol. 150, pp. 1-4 with English translation. |
Nakamura, M et al., “The phase relations in the In2O3—Ga2ZnO4—ZnO system at 1350° C.,” Journal of Solid State Chemistry, Aug. 1, 1991, vol. 93, No. 2, pp. 298-315. |
Nomura, K et al., “Thin-Film Transistor Fabricated in Single-Crystalline Transparent Oxide Semiconductor,” Science, May 23, 2003, vol. 300, No. 5623, pp. 1269-1272. |
Nomura, K et al., “Amorphous Oxide Semiconductors for High-Performance Flexible Thin-Film Transistors,” Jpn. J. Appl. Phys. (Japanese Journal of Applied Physics) , 2006, vol. 45, No. 5B, pp. 4303-4308. |
Nomura, K et al., “Room-Temperature Fabrication of Transparent Flexible Thin-Film Transistors Using Amorphous Oxide Semiconductors,” Nature, Nov. 25, 2004, vol. 432, pp. 488-492. |
Nomura, K et al., “Carrier transport in transparent oxide semiconductor with intrinsic structural randomness probed using single-crystalline InGaO3(ZnO)5 films,” Appl. Phys. Lett. (Applied Physics Letters) , Sep. 13, 2004, vol. 85, No. 11, pp. 1993-1995. |
Orita, M et al., “Amorphous transparent conductive oxide InGaO3(ZnO)m (m<4):a Zn4s conductor,” Philosophical Magazine, 2001, vol. 81, No. 5, pp. 501-515. |
Orita, M et al., “Mechanism of Electrical Conductivity of Transparent InGaZnO4,” Phys. Rev. B (Physical Review. B), Jan. 15, 2000, vol. 61, No. 3, pp. 1811-1816. |
Park, J et al., “Dry etching of ZnO films and plasma-induced damage to optical properties,” J. Vac. Sci. Technol. B (Journal of Vacuum Science & Technology B), Mar. 1, 2003, vol. 21, No. 2, pp. 800-803. |
Prins, M et al., “A Ferroelectric Transparent Thin-Film Transistor,” Appl. Phys. Lett. (Applied Physics Letters), Jun. 17, 1996, vol. 68, No. 25, pp. 3650-3652. |
Tsuda, K et al., “Ultra Low Power Consumption Technologies for Mobile TFT-LCDs,” IDW '02:Proceedings of the 9th International Display Workshops, Dec. 4, 2002, pp. 295-298. |
Ueno, K et al., “Field-Effect Transistor on SrTiO3 With Sputtered Al2O3 Gate Insulator,” Appl. Phys. Lett. (Applied Physics Letters), Sep. 1, 2003, vol. 83, No. 9, pp. 1755-1757. |
Van De Walle, C, “Hydrogen as a Cause of Doping in Zinc Oxide,” Phys. Rev. Lett. (Physical Review Letters), Jul. 31, 2000, vol. 85, No. 5, pp. 1012-1015. |
Taiwanese Office Action (Application No. 95134850) dated Dec. 26, 2012, with English Translation. |
European Office Action (Application No. 06798282.7) dated Sep. 13, 2013, in English. |
“Shift Registers”, http://scitec.uwichill.edu.bb/cmp/online/P1OF /shift.htm, Apr. 12, 2000, p. 4pages. |
European Official Communication (Application No. 06798282.7) Dated Jul. 14, 2014. |
Number | Date | Country | |
---|---|---|---|
20140120858 A1 | May 2014 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12768217 | Apr 2010 | US |
Child | 14147652 | US | |
Parent | 11533169 | Sep 2006 | US |
Child | 12768217 | US |