This invention relates to a cyclo-converter and to methods of operating a cyclo-converter. More particularly, although not exclusively, the invention relates to a three phase full resonant cyclo-converter suitable for converting a three phase AC supply to a DC output. Whilst the converter of the present invention may find particular application in telecommunications power supplies it will be appreciated that it may find application in a wide range of applications.
In applications such as telecommunications power supplies converters must meet requirements as to Total Harmonic Distortion, harmonic current limits, isolation etc. whilst also achieving high conversion efficiencies. The performance requirements for isolated AC to DC switched mode power supplies for use in telecommunications and large computer applications have to a large extent been met through the adoption of two-stage power supply designs. The first power conversion stage serves the purpose of achieving Power Factor Correction (PFC) by employing some form of PFC controlled boost converter. Small power supplies tend to use single-phase mains input whereas larger power supplies tend to adopt three-phase mains input and hence need some form of three-phase PFC boost converter (e.g. the Vienna converter). The second power conversion stage serves the purpose of voltage transformation/isolation and output voltage/current control. This second stage converter usually employs resonant switching techniques in order to maximise conversion efficiency and minimise the size and cooling requirements (hence cost) of the power supply design solution. The problem with two stage cascaded power supplies is that the total conversion losses is the sum total of the losses of each conversion stage. With each stage achieving typically 96% conversion efficiency a 92% total efficiency typically results.
The promise of high theoretical single stage efficiencies has allured many power supply designers to try to develop effective single stage AC to DC switched mode power supplies. The energy storage requirements related with single-phase converters has resulted in complex single stage designs with poor overall conversion efficiencies that lack any practical advantage over the conventional two-stage design approach.
The publication “A Zero-Voltage Switched, Three-Phase PWM Switching Rectifier with Power Factor Correction” from Proceedings of the High-Frequency Power Conversion Conference: Toronto, Canada; Jun. 9-14, 1991; pp. 252-264 discloses a full bridge cyclo-converter in which a switching sequence is employed utilising resonant switching in. However, the switching is simple on/off switching and the switching sequence is only partially optimised and does not provide full resonant switching.
Series resonant converters have been provided which employ full resonant switching (i.e. the switched currents are near zero at turn off and turn on to effect “soft switching” at all switching points). However, such converters include complex control circuits and can only switch DC supplies. It can also be difficult to control the output of such converters solely by controlling the switching frequency for low power output levels.
It would be desirable to provide an isolated converter operable over a wide range of input voltages having high conversion efficiency, a low power component count, low rated power components, no large inductors or storage components and low harmonic distortion
It is an object of the invention to provide a converter satisfying the above requirements or to at least provide the public with a useful choice.
There is provided a cyclo-converter including a resonant circuit in which switching is determined by resonance of the resonant circuit. This may be implemented as a full resonant three phase half bridge cyclo-converter. Methods of switching the cyclo-converter to control the output of the converter and provide power factor correction are also disclosed. A number of embodiments are described and the following embodiments are to be read as non-limiting exemplary embodiments only.
According to a first aspect there is provided a three phase half bridge cyclo-converter for driving an inductive load comprising:
According to a further aspect there is provided a switched-mode cyclo-converter employing resonant switching comprising:
According to a further aspect there is provided a three phase half bridge cyclo-converter as claimed in any one of the preceding claims wherein the controller controls the switching frequency of the bidirectional switches in dependence upon the output of the cyclo-converter.
According to a further aspect there is provided a full resonant cyclo-converter in which the switches are four mode bidirectional switches having a conducting mode, each having a blocking diode in parallel, wherein for a given cycle the reverse switch is switched in prior to the forward switch to allow natural voltage levels to facilitate switching.
There is further provided a method of controlling the output of a full resonant cyclo-converter by controlling the switching frequency of the cyclo-converter in dependence upon the difference between a desired output and actual output.
There is further provided a method of correcting the power factor of a three phase half bridge cyclo-converter by adjusting the proportions of time each phase is switched on.
There is further provided a method of controlling the switching of a full resonant cyclo-converter by controlling the main switching sequence of phases in a repeating sequence from the largest to the smallest absolute voltage.
There is further provided a of switching a cyclo-converter including a resonant circuit at a switching frequency greater than the supply frequency wherein switching is effected so that the resonant voltage at the switching frequency is utilized to facilitate soft switching of the switches.
There is further provided a method of switching a full resonant cyclo-converter wherein the switches are bidirectional switches each consisting of a forward switch and a reverse switch, each having a blocking diode in parallel, the method comprising switching in a blocking switch to allow resonant voltages to facilitate switching of a forward switch.
The accompanying drawings which are incorporated in and constitute part of the specification, illustrate embodiments of the invention and, together with the general description of the invention given above, and the detailed description of embodiments given below, serve to explain the principles of the invention.
1. on (MOSFETs 35 and MOSFET 37 on);
2. off (MOSFET's 35 and 37 off)
3. forward diode (MOSFET 37 on switching in body diode 36)
4. reverse diode (MOSFET 35 on switching in body diode 38)
Switches 18 and 19 are similarly configured. By utilizing the four switching states full resonant switching can be achieved as will be described.
Three phase supply lines 23 to 25 provide a three phase AC supply to the half bridge. The output of the cyclo-converter drives an LLC resonant circuit consisting of inductor 26, capacitor 27 and primary coil 28 of transformer 29. Output coils 30 and 31 are connected via diodes 32 and 33 and capacitor 34 to form half bridge rectifier 35.
It will be noted that the circuit is realised with six transistors (compared to 12 for the cyclo-converter shown in
Each of the six transistors is individually controlled. The sequencing order and control of the individual transistors achieves two primary functions:
A three-voltage level, high frequency waveform is fed into the resonant load to effect a power transfer.
Transistors that are reverse biased (anti-parallel/body diode conducting) are turned on to create a voltage clamp to limit the voltage stresses incurred during switching transition periods. This clamp action limits the maximum voltage stress to any transistor equal to the peak mains phase to phase voltage.
In the table of
This resonant switching sequence results in sine-wave current flow through the transistors and output rectifier diodes, such that the current has almost returned to zero when each switching transition occurs. This reduces the switching losses in both the transistors and output diodes and allows for either MOSFET or IGBT switching transistors to be used. If IGBT transistors are used anti-parallel diodes may be employed to allow a reverse current path (emitter to collector).
Upper case L, M and S indicate the switches that are switched so as to transfer power from supply lines 23 to 25 to the load whereas lower case on, m and s indicate the transistors that are switched to clamp the voltage spikes resulting from switching an inductive load. Over the 3rd segment for example (60° to 90°) with reference to FIGS. 2,5 and 6 the sequence is:
This pattern repeats over each segment with the switching sequence changing for each sequence as shown in
In order to achieve the correct mains input current PFC function the S switch on-time approaches a zero value each mains zero crossing as to obtain a correct PFC function the converter needs to be drawing zero current from the S mains phase at the mains voltage zero crossing.
Since it becomes impractical to try and turn a transistor on then off again in an extremely small time period, there comes a point (near each mains voltage zero crossing) were there is no point trying to turn the S transistor on. Hence for a period that starts a few degrees before each mains zero crossing and extends to a few degrees after the mains zero crossing the cyclo-converter may operate in a two-phase mode. This mode is referred to as a “zero-cross mode” and during this mode of operation the high frequency switching sequence is simply L, M, L, M, L, M, . . . —were only the L and M transistors are switched on and the S transistor remains off. During this “zero-cross mode” the transistor on-times for both the L and the M transistor are equal. From a PFC function point of view the mains L phase voltage and the mains M phase voltage are equal (but opposite polarity) at each mains zero voltage crossing, so equal (but opposite) currents need to be drawn from the L and M mains phases. Equal transistor on-times with equal phase voltages will lead to equal mains currents. The switching sequence for such “zero-cross mode” switching is shown in
A different issue arises in maintaining the normal L, M, S, L, M, S, . . . high frequency switching sequence at the mains voltage magnitude crossing point. At every mains magnitude cross point the M and S phase voltages swap over and hence the definitions of M and S must also swap. If the rate of change of the mains phase voltages is considered with respect to the high frequency switching frequency of the cyclo-converter it becomes obvious that the concept of the M and S phase voltages crossing over at a particular instance in time is far from the reality. The rate of change of the mains phase voltages is so slow that for many high frequency switching cycles the M and the S phase voltages are effectively equal. What's more, when real world effects like noise are considered it can also be appreciated that the converter may actually operate for several high frequency switching cycles with incorrect M and S definitions. For example, the voltage on the phase we are calling S is actually greater (by a very small amount) than the voltage on the phase we are calling M. This error in the definition of the M and S phases causes the wrong transistor switching sequence which in turn leads to considerable current flowing from M to S mains phase (or S to M mains phase depending on relative voltage polarities. By changing the high frequency switching sequence used when the cyclo-converter is operating near to a mains voltage magnitude cross point this problem may be avoided.
For a period that starts a few degrees before each mains magnitude crossing and extends to a few degrees after the mains magnitude crossing the cyclo-converter may operate in an interleaved mode. This mode is referred to as a “magnitude-cross mode” and during this mode the high frequency switching sequence is simply L, M, L, S, L, M, L, S, . . . —were the M and S transistors are alternately switched on between each time the L transistor is switched on. During this “magnitude-cross mode” the transistor on-times for the L, M, and S transistors are all equal. From a PFC function point of view the mains L phase voltage is one polarity and the mains M and S phase voltages are equal to each other (but opposite polarity to the L phase) at each mains magnitude voltage crossing. The current drawn from the mains L phase needs to be returned in equal amounts to the mains M and S phases (e.g. 50:50) this interleaved switching sequence inherently achieves this result. The switching sequence for such “magnitude-cross mode” switching is shown in
Thus the cyclo-converter uses three different high frequency switching sequences:
During the zero-cross mode and the magnitude-cross mode the PFC function is inherent, but during the normal three-phase mode the correct “S/M Ratio” (i.e. the ratio of the time the small phase transistor is on to the ratio of time the medium phase transistor is on) is required to achieve a correct PFC function. The fact that the cyclo-converter achieves inherent PFC control at every mains voltage zero or magnitude cross point, then the mains phase input currents must be exactly correct for 12 points in every mains cycle. Consequently the mains input current PFC function is naturally good despite the “S/M Ratio” control values during the normal three-phase operational mode—hence the “S/M Ratio” can be thought of as a “fine trim” control that can improve the PFC function.
Output voltage control may thus be achieved by controlling the fundamental frequency that the resonant load is switched through the three instantaneous mains input phases voltage states. A voltage feedback loop may control this fundamental switching frequency, such that above resonance frequency is always maintained. Hence lowering the switching frequency increases the output voltage and increasing the switching frequency reduces the output voltage. Output current limiting may be achieved through an output voltage control loop by reducing the output set-point voltage to reduce or limit the output current.
This is a fundamentally different approach to the control of cyclo-converters which have traditionally been controlled by phase shifting the switching sequences of upper and lower switches to achieve PWM control. Whereas traditional cyclo-converters can utilise the “shorted” state to power down the converter pre-loading may be employed in the converter shown in
The error signal 50 is supplied to feedback transfer function block 51. The feedback transfer function block 51 allows the feedback response to be tuned to the characteristics of the converter in order to achieve minimum output voltage error, stable operation, and quick step response or settling time. Transfer function block 51 would typically contain individual proportional and integral feedback elements similar to any other power supply control loop.
The output 52 of the feedback transfer function block 51 feeds a control signal into a variable frequency oscillator 53 such that the “clock frequency” control signal that feeds the gate drive control logic 54 can effect the switching frequency of the cyclo-converter according to the output voltage feedback error signal 47 to drive the six power switches via drive signals 55 to 60.
Current amplifier 61 monitors the cyclo-converter's output current 62 and compares it to the output current limit 63. If the output current 62 is less than the output current limit 63 then the current amplifier 61 has no effect on the control of cyclo-converter. Should the output current 62 exceed the output current limit 61 then the current amplifier 61 will take over control of the primary (output voltage) control loop by pulling down error signal 50, thus reducing the output voltage in order to limit the output current to the current limit value.
Mains input Power Factor Correction (PFC) control may be achieved by varying the on time of each of the three mains input voltages. The output voltage feedback control loop sets the fundamental switching frequency—e.g. the total cycle time period. By increasing or decreasing the time that a particular transistor is switched on the current that is drawn from that particular phase can be controlled. Adjusting the proportions of time between the three phases will also adjust the voltage fed to the resonant load and hence the output voltage, but this effect is continually compensated by the output voltage control loop. Determining the specific required transistor on-times for each of the three input voltage states (to achieve PFC control) can be achieved either through characterising the requirements for all possible operating conditions or through an active control circuit that monitors the instantaneous individual mains currents then adjusts the respective transistor on-times to achieve the correct mains current draw. The instantaneous individual mains currents can be simply obtained by de-multiplexing the resonant load current into three components according to the current state of the switching transistors.
Preferably the phase having the largest absolute voltage (L) is switched on for a constant period, preferably about half the total switching period. The remaining portion is preferably divided between the phases having the middle absolute voltage (M) and the lowest absolute voltage (S). To effect PFC the DC output voltage and current 65 and three phase input voltages 66 may be input to a lookup table 64 to develop a control signal 67 “S/M Ratio” which is fed into the gate drive control logic block 54. The “S/M Ratio” control signal allows the ratio of the respective “Small” to “Medium” transistor on-times. Varying the “S/M Ratio” is the primary method of determining the respective current path for the return current drawn from the “Large” mains phase. If the “S/M Ratio” is set to zero (e.g. S=0) then all the current that is drawn from the “Large” mains phase is returned to the “Medium” mains phase. If the “S/M Ratio” is set to infinity (e.g. M=0) then all the current that is drawn from the “Large” mains phase is returned to the “Small” mains phase.
The values entered into the look-up table may be determined by operating the cyclo-converter at a specific operating condition and then tuning the table values to obtain the lowest mains current Total Harmonic Distortion (THD) or based on modelling. The “S/M Ratio” is varied throughout the 360 degree mains cycle, hence the mains current profile can be accurately manipulated (effectively each mains degree—or finer resolution if deemed necessary). By repeatable tuning the “S/M Ratio” values at different operational conditions the look-up table can allow for the entire operational spectrum for the cyclo-converter to be mapped out. The use of this look-up table avoids the need to actually monitor the input mains currents in production built cyclo-converters, hence simplifying the implementation of control hardware.
The “gate drive control logic” 54 has three fundamental inputs:
Clock Frequency 68—primary parameter for output voltage control
S/M Ratio 67—primary parameter for mains input current THD control
Mains Input Voltage 66 (×3)—used to determine “Mains Angle”
Combinational and sequential logic implemented within a Programmable Logic Array (PLA) may use the “Mains Angle” information to determine the individual phase voltage magnitudes and polarities and accordingly determines which transistors should be driven with which of the six control signals: “L”, “M”, “S”, “on”, “m”, & “s”. The “Clock Frequency” 68 & “S/M Ratio” 67 control signals are combined with the “Mains Angle” 66 information to determine the specific high frequency drive signal for each of the six main transistors.
Determining the specific required transistor on-times for each of the three input voltage states (to achieve PFC control) can also be achieved by an active control circuit that monitors the instantaneous individual mains currents and then adjusts the respective transistor on-times to achieve the correct mains current draw. The instantaneous individual mains currents can be obtained by de-multiplexing the resonant load current into three components according to the current state of the switching transistors.
The current de-multiplexer circuit of
Any of the switches shown in
A by-product of changing the output diodes to controlled MOSFET devices to achieve synchronous rectification is that the converter becomes bi-directional (for energy flow). With appropriate control this three-phase AC to DC converter (rectifier) can be used to perform the function of a DC to three-phase AC converter (inverter). This will allow the converter to be used in UPS type applications,
There is thus provided a single stage frequency controlled full resonant converter including power factor correction. The control approach is quite different to prior art approaches in which the switching of upper and lower switches is shifted to short the load to power down the converter. The above converter utilises switching frequency control via a feedback loop to control converter output and adjustment of phase on times to provide power factor correction. With full resonant operation lower rated semiconductor components may be used.
The converter provides a simple power component design with a greatly reduced power component count. The single stage configuration provides high conversion efficiency and simplifies the design. The design also avoids the need for large energy storage devices or large output inductors due to the comparatively high switching frequency. The DC output is fully isolated from the input source. Output voltage control (via switching frequency) is isolated from PFC by adjusting the on times for each phase. The converter also achieves low total harmonic distortion. The converter may be used over a wide range of input voltages and can supply a wide range of output voltages.
Referring now to
First half bridge cyclo-converter 96 also includes capacitors 113 to 115 connected in a star configuration to the bidirectional switches 104 to 106 with the three phase supply voltages supplied between the bidirectional switches 104 to 106 and capacitors 113 to 115. Second half bridge cyclo-converter 97 includes capacitors 116 to 118 connected in a star configuration to the bidirectional switches 110 to 112 with the three phase supply voltages supplied between the bidirectional switches 110 to 112 and capacitors 116 to 118. In this case the capacitors 116 to 118 and 113 to 115 are interconnected at virtual neutral points rather than to the output transformer as in the previous embodiment. The star networks of capacitors clamp voltage spikes resulting from switching the current of the bidirectional switches.
The output lines 119 and 120 from each half bridge cyclo-converter 96 and 97 are supplied to either terminal of primary coil 121 of output transformer 122. Additional capacitive and/or inductive elements may be provided to form a resonant circuit. In this embodiment inductive elements 123 and 124 and capacitive elements 125 and 126 are provided on either side of primary coil 121 as this symmetrical arrangement has been found provide greater stability and reduce ringing at high frequencies.
In this embodiment a passive rectifier 127 formed by diodes 128 and 129 is connected to the secondary coils 130 and 131 of output transformer 122. Capacitor 132 smooths the DC output. It will be appreciated that the passive rectifier may be replaced with a synchronous rectifier as in previous embodiments.
It will be appreciated that this arrangement effectively doubles the apparent voltage applied across the primary coil 121 of the output transformer 122 and thus proportionally reduces the high frequency current through the switches and passive components. This can halve the component ratings or double the converter power capacity. Other advantages of this topology will become apparent from the following description of the various modes of operation.
Referring to
It will be noted that the L sections for one half bridge correspond with the M and S sections for the other half bridge. Thus the sequence for one half bridge is delayed by half a switching cycle after the other. This results in the symmetric total switching sequence shown in
Referring now to
LLC converters have a natural problem with light load operation, since the input voltage tends to be fixed and the transfer function is such that the controlling parameter (Fs) has to move very far from its nominal point to control its output at very light loads. With the full bridge cyclo-converter shown in
By supplying both half bridge converters 96 and 97 with in phase input voltages there will be a ripple in the output voltage of the converter 95 at a frequency Fr. To reduce the magnitude of the output voltage ripple and increase its frequency
While the present invention has been illustrated by the description of the embodiments thereof, and while the embodiments have been described in detail, it is not the intention to restrict or in any way limit the scope of the appended claims to such detail. Additional advantages and modifications will readily appear to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details, representative apparatus and method, and illustrative examples shown and described. Accordingly, departures may be made from such details without departure from the spirit or scope of the Applicant's general inventive concept.
Number | Date | Country | Kind |
---|---|---|---|
549103 | Aug 2006 | NZ | national |
This application is a continuation-in-part application and claims priority to U.S. patent application Ser. No. 12/375,605, filed Jan. 29, 2009, which is a U.S. National Phase application of PCT/NZ2007/000165, having an international filing date of Jun. 25, 2007, claiming priority to New Zealand Patent Application No. 549103, filed Aug. 10, 2006. The disclosures of each application are incorporated herein by reference in their entireties.
Number | Date | Country | |
---|---|---|---|
Parent | 12375605 | Sep 2009 | US |
Child | 13532205 | US |