Claims
- 1. A NOR gate driver circuit comprising:
- an input;
- a NOR gate connected to said input;
- a first inverter coupled to said input and connected to a first bipolar pull-up transistor including a parasitic capacitance between the base and emitter of the latter;
- a second bipolar pull-up transistor connected to said first bipolar pull-up transistor; and
- a resistance path provided within said first inverter capable of permitting said parasitic capacitor to boot said base of said first bipolar pull-up transistor above the driver supply voltage so as to raise the emitter voltage of said first bipolar pull-up transistor to substantially the level of the supply voltage.
- 2. A NOR gate driver circuit as recited in claim 1 wherein said NOR gate comprises two series connected P-channel transistors.
- 3. An AND gate driver circuit comprising:
- and input;
- and AND gate connected to said input;
- a first inverter coupled to said input and connected to a first bipolar pull-up transistor including a parasitic capacitance between the base and emitter of the latter;
- a second bipolar pull-up transistor connected to said first bipolar pull-up transistor; and
- a resistance path provided within said first inverter capable of permitting said parasitic capacitor to boot said base of said first bipolar pull-up transistor above the driver supply voltage so as to raise the emitter voltage of said first bipolar pull-up transistor to substantially the level of the supply voltage.
- 4. A NAND gate driver circuit comprising:
- an input;
- a NAND gate connected to said input;
- a first inverter coupled to said input and connected to a first bipolar pull-up transistor including a parasitic capacitance between the base and emitter of the latter;
- a second bipolar pull-up transistor connected to said first bipolar pull-up transistor; and
- a resistance path provided within said first inverter capable of permitting said parasitic capacitor to boot said base of said first bipolar pull-up transistor above the driver supply voltage so as to raise the emitter voltage of said first bipolar pull-up transistor to substantially the level of the supply voltage.
- 5. An OR gate driver circuit comprising:
- and input;
- an OR gate connected to said input;
- a first inverter coupled to said input and connected to a first bipolar pull-up transistor including a parasitic capacitance between the base and emitter of the latter;
- a second bipolar pull-up transistor connected to said first bipolar pull-up transistor; and
- a resistance path provided within said first inverter capable of permitting said parasitic capacitor to boot said base of said first bipolar pull-up transistor above the driver supply voltage so as to raise the emitter voltage of said first bipolar pull-up transistor to substantially the level of the supply voltage.
Parent Case Info
This application is a continuation of U.S. application Ser. No. 07/239,354, filed Sept. 1, 1988, now abandoned which is a continuation of application Ser. No. 07/158,004, filed Feb. 16, 1988, now U.S. Pat. No. 4,794,280.
US Referenced Citations (9)
Continuations (1)
|
Number |
Date |
Country |
Parent |
239354 |
Sep 1988 |
|