Claims
- 1. Circuit for converting a high-frequency analog input signal into a plurality of digital signals for processing by a digital processor in a data acquisition system, comprising:an analog-to-digital m-bits converter, a memory for storing the digital data converted by said converter, said memory being accessible by said digital processor, a circuit for analyzing in real time said digital data, intended to provoke a modification of the storage address of said digital data in said memory upon a predefined event being detected in said digital data.
- 2. Circuit according to the preceding claim, further comprising a demultiplexer for demultiplexing the digital data supplied by said analog-to-digital converter and for supplying in parallel to said memory and to said analysis circuit N words of m bits demultiplexed from N words of m bits supplied in series by said analog-to-digital converter.
- 3. Circuit according to claim 1, further comprising an address counter defining an address at which said digital data are to be stored in said memory,the functioning of said address counter being controlled by said real-time analysis circuit.
- 4. Circuit according to the preceding claim, wherein the functioning of said address counter is controlled by said digital processor.
- 5. Circuit according to claim 3, wherein the functioning of said address counter is controlled by a plurality of registers of which at least several are accessible in writing by said digital processor and/or by said analysis circuit.
- 6. Circuit according to claim 3, wherein data segments in the same segment of said memory, then in another segment following the occurrence of a said predefined event.
- 7. Circuit according to the preceding claim, wherein the length of said segments is controlled by said digital processor and/or by said analysis circuit.
- 8. Circuit according to the preceding claim, wherein, following the occurrence of a said predefined event, the value of said counter is incremented by a value stored in a register accessible in writing by said digital processor and/or by said analysis circuit.
- 9. Circuit according to claim 6, wherein the initial position of said segments is indicated in a register accessible by said digital processor and/or by said analysis circuit.
- 10. Circuit according to claim 5, wherein a register accessible by said digital processor and/or by said analysis circuit indicating from which time onwards said storage address must be modified by said analysis circuit following the occurrence of a said specific configuration.
- 11. Circuit according to the preceding claim, wherein said analysis circuit further supplies processed results to said digital processor.
- 12. Circuit according to claim 1, wherein the sampling frequency of the analog-to-digital converter is greater than the processing rate of the digital processor.
- 13. Circuit according to claim 1, wherein said real-time analysis circuit comprises N analysis systems in parallel.
- 14. Circuit according to the preceding claim, wherein each analysis system comprises a signal processor.
- 15. Circuit according to claim 1, wherein said real-time analysis circuit comprises one or several gate arrays.
- 16. Circuit according to the preceding claim, wherein said real-time analysis circuit comprises one or several field programmable gate arrays.
- 17. Circuit according to the preceding claim, wherein said real-time analysis circuit comprises one or several field programmable gate arrays whose algorithm is contained in a RAM.
- 18. Circuit according to the preceding claim, wherein said RAM is accessible in reading and/or writing by said digital processor.
- 19. Circuit according to claim 1, wherein said memory comprises a double access memory accessible simultaneously by said digital processor (8) and by said demultiplexer or by said converter.
- 20. Oscilloscope comprising a circuit according to claim 1.
Priority Claims (1)
Number |
Date |
Country |
Kind |
98810452 |
May 1998 |
EP |
|
Parent Case Info
This application is a continuation based on international application PCT/CH99/00153 (WO99/60495), filed on Apr. 16, 1999, and claiming priority of the unpublished application EP98810452.7 of May 18, 1998, whose contents are hereby incorporated by way of reference.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4654632 |
Yoshida et al. |
Mar 1987 |
|
6166673 |
Odom |
Dec 2000 |
|
Foreign Referenced Citations (2)
Number |
Date |
Country |
0 375 246 A2 |
Jun 1990 |
EP |
0 629 966 A1 |
Dec 1994 |
EP |
Non-Patent Literature Citations (1)
Entry |
Georg Huba, “High-Speed Data Acquisition with SDA 8020 by Data Splitting”, Siemens Components XXIV, Dec. 1989, pp. 233-235. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/CH99/00153 |
Apr 1999 |
US |
Child |
09/712097 |
|
US |