Claims
- 1. A data demultiplexer for demultiplexing data from a communication link comprising:
a clock source; a higher frequency data demultiplexer which demultiplexes the data on the communication link to an intermediate frequency signal, a clock signal from the clock source being precisely distributed to the higher frequency data multiplexer; and a lower frequency data demultiplexer directly coupled to the higher frequency demultiplexer which further demultiplexes the intermediate frequency signal, the clock signal being less precisely distributed to the lower frequency data multiplexer.
- 2. A data demultiplexer as claimed in claim 1 wherein the higher frequency data multiplexing stage and the lower frequency data multiplexing stage are formed on a single circuit chip.
- 3. A data demultiplexer as claimed in claim 2 wherein the clock signal is frequency divided to clock the lower frequency data multiplexing stage.
- 4. A data demultiplexer as claimed in claim 3 wherein the clock signal is frequency divided by a ring counter.
- 5. A data demultiplexer as claimed in claim 1 wherein the clock signal is frequency divided to clock the lower frequency data multiplexing stage.
- 6. A data-demultiplexer as claimed in claim 5 wherein the clock signal is frequency divided by a ring counter.
- 7. A data demultiplexer as claimed in claim 1 in which the higher frequency data multiplexer is clocked by a multiplying delay locked loop bit clock generator.
- 8. A data demultiplexer as claimed in claim 1 wherein the data on the communication link comprises a one-bit-wide bitstream.
- 9. A data demultiplexer as claimed in claim 8 wherein the intermediate frequency signal is two bits wide.
- 10. A data demultiplexer as claimed in claim 1 wherein the intermediate frequency signal comprises more than two parallel bits.
- 11. A data demultiplexer as claimed in claim 10 wherein the higher frequency data multiplexer is clocked by an N-phase overlapping clock.
- 12. A method of demultiplexing data from a communication link comprising:
demultiplexing the data from the communication link to an intermediate frequency signal using a clock signal precisely distributed from a clock source; and further demultiplexing the intermediate frequency signal to a lower frequency signal using the clock signal less precisely distributed from the clock source.
- 13. A data communication circuit as claimed in claim 12 wherein the steps are performed in a higher frequency data multiplexing stage and a lower frequency data multiplexing stage formed on a single circuit chip.
- 14. A data communication circuit as claimed in claim 13 wherein the clock signal is frequency divided to clock the lower frequency data multiplexing stage.
- 15. A data communication circuit as claimed in claim 14 wherein the clock signal is frequency divided by a ring counter.
- 16. A data communication circuit as claimed in claim 12 wherein the clock signal is frequency divided to clock the lower frequency data multiplexing stage.
- 17. A data communication circuit as claimed in claim 16 wherein the clock signal is frequency divided by a ring counter.
- 18. A method of demultiplexing as claimed in claim 12 in which the higher frequency data multiplexer is clocked by a multiplying delay locked loop bit clock generator.
- 19. A method of demultiplexing as claimed in claim 12 wherein the higher frequency signal on the communication link comprises a one-bit-wide bitstream.
- 20. A method of demultiplexing as claimed in claim 19 wherein the intermediate frequency signal is two bits wide.
- 21. A method of demultiplexing as claimed in claim 20 wherein the intermediate frequency signal comprises more than two parallel bits.
- 22. A method of demultiplexing as claimed in claim 21 wherein the higher frequency data multiplexer is clocked by an N-phase overlapping clock.
- 23. A data demultiplexer for demultiplexing data from a communication link comprising:
high frequency data multiplexer means relying on a clock signal precisely distributed from a clock source for demultiplexing the data on the communication link to an intermediate frequency signal; and lower frequency data demultiplexer means relying on the clock signal less precisely distributed from the clock source for demultiplexing the intermediate frequency signal.
- 24. A data demultiplexer on an electronic chip for demultiplexing data from a communication link comprising:
a higher frequency data demultiplexer on the chip which demultiplexes the data on the communication link to an intermediate frequency signal; and a lower frequency data demultiplexer on the chip coupled to the higher frequency demultiplexer which further demultiplexes the intermediate frequency signal.
RELATED APPLICATIONS
[0001] This application is a Divisional of application Ser. No. 09/557,564, filed on Apr. 25, 2000 which also claims the benefit of U.S. Provisional Application No. 60/161,977, filed Oct. 28, 1999, the entire teachings of which are incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60161977 |
Oct 1999 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
09557564 |
Apr 2000 |
US |
Child |
10695069 |
Oct 2003 |
US |