Claims
- 1. A frequency acquisition and phase-lock loop having a symbol rate, and comprising:
a first input; a VCO having an I and a Q outputs; a first multiplier that receives as input the first input and the I and Q outputs, and which has an I′ and a Q′ outputs; a second multiplier that multiplies the I′ and Q′ outputs by a first fixed frequency to produce an I″ and Q″ outputs; a third multiplier that receives as input the I″ and Q″ outputs and convolves them to produce an I′″ and Q′″ outputs; a fourth multiplier that receives at input the I′″ and Q′″ outputs and multiplies them by a second fixed frequency to produce a first I″″ and Q″″ outputs; a fifth multiplier that receives at input the I″′ and Q′″ outputs and multiplies them by a third fixed frequency to produce a second I″″ and Q″″ outputs; a first and second low-pass filter that receive as input the first and second I″″ outputs to produce a first and second filtered I″″ outputs, respectively; a sixth and seventh multipliers that receive as input the first and second Q″″ outputs, respectively, and the first and second filtered I″″ outputs, respectively, to produce a first and second response outputs, respectively; a summer that receives as input the first and second response outputs to produce a combined response signal; a third low-pass filter that receives as input the combined response signal to produce a filtered combined response signal; wherein the filtered combined response signal is returned to the VCO to complete the feedback loop.
- 2. The frequency acquisition and phase-lock loop of claim 1, wherein the first fixed frequency is ¼ of the symbol rate.
- 3. The frequency acquisition and phase-lock loop of claim 1, wherein the second and third fixed frequencies differ by ½ of the symbol frequency.
- 4. The frequency acquisition and phase-lock loop of claim 3, wherein the second fixed frequency is ¼ of the symbol rate.
- 5. The frequency acquisition and phase-lock loop of claim 1, wherein the combined response signal is amplified before it is filtered.
- 6. The frequency acquisition and phase-lock loop of claim 1, wherein the filtered combined response signal is amplified before it is returned to the VCO.
- 7. A frequency acquisition and phase-lock loop having a symbol rate and comprising:
a first input; a VCO having an I and a Q outputs; a first multiplier that receives as input the first input and the I and Q outputs, and which has an I′ and a Q′ outputs; a second multiplier that multiplies the I′ and Q′ outputs by ¼ the symbol rate to produce an I″ and Q″ outputs; a third multiplier that receives as input the I″ and Q″ outputs and convolves them to produce an I′″ and Q′″ outputs; a fourth multiplier that receives at input the I′″ and Q′″ outputs and multiplies them by ¼ of the symbol rate to produce a first I″″ and Q″″ outputs; a fifth multiplier that receives at input the I″′ and Q″′ outputs and multiplies them by a ¾ of the symbol rate to produce a second I″″ and Q″″ outputs; a first and second low-pass filter that receive as input the first and second I″″ outputs to produce a first and second filtered I″″ outputs, respectively; a sixth and seventh multipliers that receive as input the first and second Q″″. outputs, respectively, and the first and second filtered I″″ outputs, respectively, to produce a first and second response outputs, respectively; a summer that receives as input the first and second response outputs to produce a combined response signal; a third low-pass filter that receives as input the combined response signal to produce a filtered combined response signal; an amplifier that receives the filtered combined response signal to produce an amplified filtered combined response signal that is returned to the VCO to complete the feedback loop.
- 8. A frequency acquisition and phase-lock loop wherein data in two Nyquist slopes is convolved simultaneously to produce a feedback signal.
- 9. The frequency acquisition and phase-lock loop of claim 8, wherein the data in a first one of the two Nyquist slopes is convolved by a DDFL.
- 10. The frequency acquisition and phase-lock loop of claim 9, wherein the data in a second one of the two Nyquist slopes is convolved by a DDFL.
- 11. A symbol clock recovery loop for a symbol clock having a symbol clock control, the symbol clock recovery loop having a symbol rate and comprising:
a first input; a VCO having an I and a Q outputs; a first multiplier that receives as input the first input and the I and Q outputs, and which has an I′ and a Q′ outputs; a second multiplier that multiplies the I′ and Q′ outputs by a first fixed frequency to produce an I″ and Q″ outputs; a third multiplier that receives as input the I″ and Q″ outputs and convolves them to produce an I″′ and Q″′ outputs; a fourth multiplier that receives at input the I″′ and Q″′ outputs and multiplies them by a second fixed frequency to produce a first I″″ and Q″″ outputs; a fifth multiplier that receives at input the I″′ and Q″′ outputs and multiplies them by a third fixed frequency to produce a second I″″ and Q″″ outputs; a first and second low-pass filter that receive as input the first and second I″″ outputs to produce a first and second filtered I″″ outputs, respectively; a sixth and seventh multipliers that receive as input the first and second Q″″ outputs, respectively, and the first and second filtered I″″ outputs, respectively, to produce a first and second response outputs, respectively; a difference summer that receives as input the first and second response outputs to produce a difference response signal; a third low-pass filter that receives as input the combined response signal to produce a filtered combined response signal; wherein the filtered difference response signal is sent to the symbol clock control.
- 12. The frequency acquisition and phase-lock loop of claim 11, wherein the first fixed frequency is ¼ of the symbol rate.
- 13. The frequency acquisition and phase-lock loop of claim 11, wherein the second and third fixed frequencies differ by ½ of the symbol frequency.
- 14. The frequency acquisition and phase-lock loop of claim 13, wherein the second fixed frequency is ¼ of the symbol rate.
- 15. The frequency acquisition and phase-lock loop of claim 11, wherein the combined response signal is amplified before it is filtered.
- 16. The frequency acquisition and phase-lock loop of claim 11, wherein the filtered combined response signal is amplified before it is returned to the VCO.
CLAIM OF PRIORITY
[0001] This utility patent application claims priority to U.S. Provisional Patent Applications Nos. 60/370,295, 60/370,283, and 60/370,296, the entire specifications of which are hereby incorporated herein.
Provisional Applications (3)
|
Number |
Date |
Country |
|
60370295 |
Apr 2002 |
US |
|
60370283 |
Apr 2002 |
US |
|
60370296 |
Apr 2002 |
US |