This application claims the benefit of Korean Patent Application No. P2007-129739 filed on Dec. 13, 2007, which is hereby incorporated by reference as if fully set forth herein.
1. Field of the Invention
The present invention relates to a data driving device and a liquid crystal display device using the same, and more particularly, to a data driving device which is capable of compensating for a color temperature based on a gray scale, and a liquid crystal display device using the same.
2. Discussion of the Related Art
Generally, a liquid crystal display device displays a desired image by applying an electric field to a liquid crystal material having an anisotropic dielectric constant formed between two substrates and adjusting the intensity of the electric field to adjust light transmittance of the liquid crystal material. Such a conventional liquid crystal display device displays a gray scale according to light transmittance of red, green, and blue dots based on each of red (R), green (G) and blue (B) data signals. If the red, green, and blue data signals are the same, the same gray scale voltage is used for the red, green, and blue data signals. That is, the same gray scale voltage is used for all three colors even though it is known that the red, green, and blue dots have different electro-optical characteristics, resulting in a problem where color temperature varies with the gray scale. The color temperature is determined depending on a combination ratio of brightness of the red, green, and blue dots that make up a pixel. However, when the gray scale increases or decreases, the gray scale voltages used for the red, green, and blue data signals cannot be controlled individually, thereby causing the color temperature to be uneven in upper and lower gray scale areas, as shown in
Accordingly, the present invention is directed to a data driving device and a liquid crystal display device using the same that substantially obviate one or more problems due to limitations and disadvantages of the related art.
An object of the present invention is to provide a data driving device which is capable of compensating for a color temperature based on a gray scale, and a liquid crystal display device using the same.
Additional features and advantages of the invention will be set forth in the description which follows, and in part will be apparent from the description, or may be learned by practice of the invention. The objectives and other advantages of the invention will be realized and attained by the structure particularly pointed out in the written description and claims hereof as well as the appended drawings.
To achieve these and other advantages and in accordance with the purpose of the present invention, as embodied and broadly described, a gray scale voltage generator includes a voltage dividing resistor string to generate blue (B), red (R), and green (G) gamma voltage signals, the voltage dividing resistor string including a B gamma voltage signal generating section, a R/G gamma voltage generating section, and a common (COM) gamma voltage generating section to individually control a B gray scale voltage and a R/G gray scale voltage to maintain a constant color temperature.
In another aspect, a data driving device for a liquid crystal display includes a control circuit to relay red (R), green (G), and blue (B) data signals, a gray scale voltage generator to generate gray scale voltages, a digital processor to latch the R, G, B data signals, and an analog processor to convert the latched R, G, B data supplied from the digital processor into image signals to be displayed on the liquid crystal display, the gray scale voltage generator including a voltage dividing resistor string to generate R, G, and B gamma voltage signals, the voltage dividing resistor string including a B gamma voltage signal generating section, a R/G gamma voltage generating section, and a common (COM) gamma voltage generating section to individually control a B gray scale voltage and a R/G gray scale voltage to maintain a constant color temperature.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory and are intended to provide further explanation of the invention as claimed.
The accompanying drawings, which are included to provide a further understanding of the invention and are incorporated in and constitute a part of this specification, illustrate embodiments of the invention and together with the description serve to explain the principles of the invention. In the drawings:
Reference will now be made in detail to the preferred embodiments of the present invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers will be used throughout the drawings to refer to the same or like parts. In the following description of the present invention, a detailed description of known functions and configurations incorporated herein will not be repeated.
The control block 110 restores N-bit red, green, and blue data signals R, G, and B, externally supplied thereto via a data interface scheme, such that they correspond to the data interface scheme and supplies the restored red, green, and blue data signals R, G, and B to the digital processor 130. The control block 110 also controls each of the digital processor 130 and analog processor 140 using the data control signal DCS, which includes a source start pulse SSP, a source shift clock SSC, a source output enable signal SOE, and the first and second polarity control signals POL1 and POL2, externally supplied thereto.
The gray scale voltage generator 120 includes first to third voltage-dividing resistor strings 122, 124 and 126, as shown in
The first area 122a includes the first resistor RR1 and the first to eth voltage-dividing resistors R_1 to R_e connected in series to the first resistor RR1. First to (k1)th reference gamma voltages GMA_1 to GMA_k1 (where k1 is a natural number smaller than j/2), among j reference gamma voltages GMA_j (where j is a natural number), are supplied to intermediate voltage-dividing nodes of the first area 122a, respectively. For example, the first reference gamma voltage GMA_1 may be supplied to a voltage-dividing node (between RR1 and R_1) that generates an ith gray scale voltage PBV_i among the voltage-dividing nodes of the first area 122a, and the second reference gamma voltage GMA_2 may be supplied to a voltage-dividing node (between R_1 and R_2) that generates an (i−1)th gray scale voltage PBV_i−1 among the voltage-dividing nodes of the first area 122a. Further, the (k1)th reference gamma voltage GMA_k1 is supplied to a voltage-dividing node (between R_e−1 and R_e) that generates an hth gray scale voltage PBV_h among the voltage-dividing nodes of the first area 122a. Here, i is 0 to 2N where N is the number of bits of the data signal (e.g., when the number of bits of the data signal is 8, i=255), h is a natural number smaller than i (e.g., when the number of bits of the data signal is 8, h may be 223), and k1 can be set to a natural number smaller than j/2 depending on at least one of an electro-optical characteristic, gamma characteristic, and color temperature characteristic of a liquid crystal (e.g., when j=18, k1 may be 2 or 3). The first area 122a supplies to the analog processor 140, x positive blue upper gray scale voltages PBV_x including the ith to hth gray scale voltages PBV_i to PBV_h generated by the voltage divisions at the corresponding voltage-dividing nodes each formed between every adjacent ones of the first resistor RR1 to the eth voltage-dividing resistor R_e.
The common area 122c includes the eth to fth voltage-dividing resistors R_e to R_f. The (k1+1)th to (k2−1)th reference gamma voltages GMA_k1+1 to GMA_k2−1 (where k2 is a natural number larger than j/2 and smaller than j), among the j reference gamma voltages GMA_j, are supplied to intermediate voltage-dividing nodes of the common area 122c, respectively. The (k1+1)th to (k2−1)th reference gamma voltages GMA_k1+1 to GMA_k2−1 have regular or irregular voltage differences with respect to the adjacent reference gamma voltages depending on the electro-optical characteristic, color temperature characteristic, and gamma characteristic of the liquid crystal and are supplied to the corresponding voltage-dividing nodes of the common area 122c, respectively. For example, the (j/2)th reference gamma voltage GMA_j/2 is supplied to a voltage-dividing node that generates a 0th positive three-color common gray scale voltage PCV_0 among the voltage-dividing nodes of the common area 122c, and the (j/2−1)th reference gamma voltage GMA_j/2−1 may be supplied to a voltage-dividing node that generates a first positive three-color common gray scale voltage PCV_1 (not shown) among the voltage-dividing nodes of the common area 122c. The (k1+1)th to (j/2−2)th reference gamma voltages GMA_k1+1 to GMA_j/2−2 have regular or irregular voltage differences with respect to the adjacent reference gamma voltages and are supplied respectively to voltage-dividing nodes that generate third to (h−1)th positive three-color common gray scale voltages PCV_3 (not shown) to PCV_h−1, respectively, among the voltage-dividing nodes of the common area 122c. The (j/2+1)th reference gamma voltage GMA_j/2+1 is supplied to a voltage-dividing node that generates a 0th negative three-color common gray scale voltage NCV_0 among the voltage-dividing nodes of the common area 122c, and the (j/2+2)th reference gamma voltage GMA_j/2+2 is supplied to a voltage-dividing node that generates a first negative three-color common gray scale voltage NCV_1 (not shown) among the voltage-dividing nodes of the common area 122c. The (j/2+3)th to (k2−1)th reference gamma voltages GMA_j/2+3 to GMA_k2−1 (not shown) have regular or irregular voltage differences with respect to the adjacent reference gamma voltages and are supplied respectively to voltage-dividing nodes that generate third to (h−1)th negative three-color common gray scale voltages NCV_3 (not shown) to NCV_h−1, respectively, among the voltage-dividing nodes of the common area 122c.
This common area 122c supplies to the analog processor 140, y positive three-color common gray scale voltages PCV_y including the (h−1)th positive gray scale voltage PCV_h−1 to the 0th positive gray scale voltage PCV_0 generated by the voltage divisions at the corresponding voltage-dividing nodes each formed between every adjacent ones of the eth to fth voltage-dividing resistors R_e to R_f, and y negative three-color common gray scale voltages NCV_y including the 0th negative gray scale voltage NCV_0 to the (h−1)th negative gray scale voltage NCV_h−1 generated by the voltage divisions at the corresponding voltage-dividing nodes each formed between every adjacent ones of the eth to fth voltage-dividing resistors R_e to R_f. When the number of bits of the data signal is 8, for example, the common area 122c generates 223 positive three-color common gray scale voltages PCV_y including the 0th to 222th positive gray scale voltages PCV_0 to PCV_222, and 223 negative three-color common gray scale voltages NCV_y including the 0th to 222th negative gray scale voltages NCV_0 to NCV_222.
Alternatively, at least one dummy resistor (not shown) may be connected between the voltage-dividing node that generates the 0th positive three-color common gray scale voltage PCV_0 and the voltage-dividing node that generates the 0th negative three-color common gray scale voltage NCV_0.
The second area 122b includes the fth to gth voltage-dividing resistors R_f to R_g connected in series. The (k2)th to jth reference gamma voltages GMA_k2 to GMA_j, among the j reference gamma voltages GMA_j, are supplied to intermediate voltage-dividing nodes of the second area 122b, respectively. For example, the (k2)th reference gamma voltage GMA_k2 is supplied to a voltage-dividing node (between R_f and R_f+1) that generates an hth gray scale voltage NBV_h among the voltage-dividing nodes of the second area 122b, and the (j−1)th reference gamma voltage GMA_j−1 may be supplied to a voltage-dividing node (between R_g−2 and R_g−1) that generates an (i−1)th gray scale voltage NBV_i−1 among the voltage-dividing nodes of the second area 122b. The jth reference gamma voltage GMA_j may be supplied to a voltage-dividing node (between R_g−1 and R_g) that generates an ith gray scale voltage NBV_i among the voltage-dividing nodes of the second area 122b. Here, k2 can be set to a natural number larger than j/2 and smaller than j depending on at least one of the electro-optical characteristic, gamma characteristic, and color temperature characteristic of the liquid crystal. For example, k2 may be j−1 or j−2.
The second area 122b supplies to the analog processor 140, x negative blue upper gray scale voltages NBV_x including the hth gray scale voltage NBV_h to the ith gray scale voltage NBV_i generated by the voltage divisions at the corresponding voltage-dividing nodes each formed between every adjacent ones of the fth to gth voltage-dividing resistors R_f to R_g. Here, the x negative blue upper gray scale voltages NBV_x have voltage levels that are symmetrical to those of the x positive blue upper gray scale voltages PBV_x with respect to a common voltage (not shown).
The second voltage-dividing resistor string 124 includes a second resistor RR2 and first to (e−1)th positive red/green voltage-dividing resistors Rr_1 to Rr_e−1 having different resistances connected in series between the driving voltage source VDD and the common area 122c of the first voltage-dividing resistor string 122 such that they are connected in parallel to the first area 122a of the first voltage-dividing resistor string 122. Alternatively, some of the first to (e−1)th positive red/green voltage-dividing resistors Rr_1 to Rr_e−1 may have the same resistance.
The second resistor RR2 is connected to the driving voltage source VDD. This second resistor RR2 has a resistance larger than that of the first resistor RR1 of the first voltage-dividing resistor string 122 to optimize x red/green gray scale voltages PRGV_x in a positive area.
The first to (e−1)th positive red/green voltage-dividing resistors Rr_1 to Rr_e−1 are connected in series between the second resistor RR2 and the eth voltage-dividing resistor R_e of the first voltage-dividing resistor string 122. Here, the second voltage-dividing resistor string 124 has the same structure as that of the first area 122a of the first voltage-dividing resistor string 122 with the exception of the resistance of the second resistor RR2. Thus, each of the first to (e−1)th positive red/green voltage-dividing resistors Rr_1 to Rr_e−1 has the same resistance as that of the corresponding ones of the first to (e−1)th voltage-dividing resistors R_1 to R_e−1 arranged in the first area 122a of the first voltage-dividing resistor string 122.
One or more positive external voltages PEVi and PEVi−1 and the (k1)th reference gamma voltage GMA_k1 are supplied to intermediate voltage-dividing nodes of the second voltage-dividing resistor string 124. For example, an ith positive gray scale external voltage PEVi corresponding to an ith gray scale voltage PRGV_i may be supplied to a voltage-dividing node (between RR2 and Rr_1) that generates the ith gray scale voltage PRGV_i among the voltage-dividing nodes of the second voltage-dividing resistor string 124, and an (i−1)th positive gray scale external voltage PEVi−1 corresponding to an (i−1)th gray scale voltage PRGV_i−1 may be supplied to a voltage-dividing node (between Rr_1 and Rr_2) that generates the (i−1)th gray scale voltage PRGV_i−1 among the voltage-dividing nodes of the second voltage-dividing resistor string 124. The (k1)th reference gamma voltage GMA_k1 is supplied to a voltage-dividing node (between Rr_e−1 and Rr_e) that generates an hth gray scale voltage PRGV_h among the voltage-dividing nodes of the second voltage-dividing resistor string 124. Rather than the positive gray scale external voltages (e.g., PEVi and PEVi−1), the reference gamma voltages (e.g., GMA_1 and GMA_2) may be supplied to the voltage-dividing nodes, respectively.
The second voltage-dividing resistor string 124 supplies to the analog processor 140, x positive red/green upper gray scale voltages PRGV_x including the ith gray scale voltage PRGV_i to the hth gray scale voltage PRGV_h generated by the voltage divisions at the corresponding voltage-dividing nodes each formed between every adjacent ones of the second resistor RR2 to the (e−1)th positive red/green voltage-dividing resistor Rr_e−1.
The third voltage-dividing resistor string 126 includes a third resistor RR3 and first to (e−1)th negative red/green voltage-dividing resistors Rr_f+2 to Rr_g having different resistances connected in series between the common area 122c of the first voltage-dividing resistor string 122 and the ground voltage source VSS such that they are connected in parallel to the second area 122b of the first voltage-dividing resistor string 122. Alternatively, some of the first to (e−1)th negative red/green voltage-dividing resistors Rr_f+2 to Rr_g may have the same resistance.
The third resistor RR3 is connected to the fth resistor R_f of the first voltage-dividing resistor string 122. The third resistor RR3 has a resistance smaller than that of the (f+1)th voltage-dividing resistor R_f+1 of the first voltage-dividing resistor string 122 to optimize x red/green gray scale voltages NRGV_x in a negative area.
The first to (e−1)th negative red/green voltage-dividing resistors Rr_f+2 to Rr_g are connected in series between the third resistor RR3 and the ground voltage source VSS. Here, the third voltage-dividing resistor string 126 has the same structure as that of the second area 122b of the first voltage-dividing resistor string 122 with the exception of the resistance of the third resistor RR3. Thus, each of the first to (e−1)th negative red/green voltage-dividing resistors Rr_f+2 to Rr_g has the same resistance as that of the corresponding ones of the (f+2)th to gth voltage-dividing resistors R_f+1 to R_g arranged in the second area 122b of the first voltage-dividing resistor string 122.
The (k2)th reference gamma voltage GMA_k2 and one or more negative external voltages NEVi−1 and NEVi are supplied to intermediate voltage-dividing nodes of the third voltage-dividing resistor string 126. For example, the (k2)th reference gamma voltage GMA_k2 is supplied to a voltage-dividing node (between RR3 and R_f) that generates an hth gray scale voltage NRGV_h among the voltage-dividing nodes of the third voltage-dividing resistor string 126, and an (i−1)th negative gray scale external voltage NEVi−1 corresponding to an (i−1)th gray scale voltage NRGV_i−1 is supplied to a voltage-dividing node (between Rr_g−2 and Rr_g−1) that generates the (i−1)th gray scale voltage NRGV_i−1 among the voltage-dividing nodes of the third voltage-dividing resistor string 126. An ith negative gray scale external voltage NEVi corresponding to an ith gray scale voltage NRGV_i may be supplied to a voltage-dividing node (between Rr_g−1 and Rr_g) that generates the ith gray scale voltage NRGV_i among the voltage-dividing nodes of the third voltage-dividing resistor string 126. Rather than the negative gray scale external voltages (e.g., NEVi−1 and NEVi), the reference gamma voltages (e.g., GMA_j−1 and GMA_j) may be supplied to the voltage-dividing nodes, respectively.
The third voltage-dividing resistor string 126 supplies to the analog processor 140, x negative red/green upper gray scale voltages NRGV_x including the hth gray scale voltage NRGV_h to the ith gray scale voltage NRGV_i generated by the voltage divisions at the corresponding voltage-dividing nodes each formed between every adjacent ones of the third resistor RR3 to the (e−1)th voltage-dividing resistor Rr_g.
Alternatively, as shown in
The gray scale voltage generator 120 generates the positive and negative blue upper gray scale voltages PBV_x and NBV_x and the positive and negative three-color common gray scale voltages CV using the first voltage-dividing resistor string 122 and generates the positive and negative red/green upper gray scale voltages PRGV_x and NRGV_x using the second and third voltage-dividing resistor strings 124 and 126. In order to compensate for a color temperature, each of the positive blue upper gray scale voltages PBV_x has a voltage level higher by a predetermined value than each of the positive red/green upper gray scale voltages PRGV_x, and each of the negative blue upper gray scale voltages NBV_x has a voltage level lower by a predetermined value than each of the negative red/green upper gray scale voltages NRGV_x.
The first to jth reference gamma voltages GMA_1 to GMA_j supplied to the gray scale voltage generator 120 are buffered by a gamma buffer 125 built in the data driving device 100, output to an external device (for example, a data printed circuit board) outside the data driving device 100, and then re-supplied to the gray scale voltage generator 120. In this way, when a plurality of data driving devices 100 are used, the gamma voltages are compensated for deviations of the first to jth reference gamma voltages GMA_1 to GMA_j before being supplied to the respective data driving devices 100.
The digital processor 130 includes a shift register 132 and a latch part 134. The shift register 132 sequentially shifts a first enable signal EN1 corresponding to the source start pulse SSP from the control block 110 in response to the source shift clock SSC to generate a sampling signal Sam and supplies the generated sampling signal Sam to the latch part 134. The shift register 132 is a bidirectional shift register. The shift register 132 also generates a forward carry signal Car(EN2) or backward carry signal Car(EN1), which is then supplied as the source start pulse SSP to an external different data driving device through the control block 110.
The latch part 134 latches each of the red, green, and blue data signals R, G, and B supplied from the control block 110 in response to the sampling signal Sam supplied from the shift register 132. Then, the latch part 134 supplies latched data RData to the analog processor 140 in response to the source output enable signal SOE. The latch part 134 sequentially latches the red, green, and blue data signals R, G and B corresponding to the number of output channels of the data driving device 100. That is, the latch part 134 sequentially latches the data signal R of the first channel to the data signal B of the last channel and then outputs the latched data signals R, G, and B of all the channels simultaneously in response to the source output enable signal SOE.
The analog processor 140 includes a digital/analog (D/A) converter 142 and an output buffer part 144. The D/A converter 142 includes a plurality of data conversion blocks each having 12 channels, as shown in
The data converter 200 includes first to twelfth decoders D1 to D12 including positive (P) decoders and negative (N) decoders arranged to correspond to a horizontal 2-dot inversion mode. Here, the first to twelfth decoders D1 to D12 are repetitively arranged in the order of a positive (P) decoder, a negative (N) decoder, a negative (N) decoder and a positive (P) decoder.
Each of the first, fourth, fifth and eighth decoders D1, D4, D5, and D8 converts the latched red or green data RData into a positive red or green image signal VData using the x positive red/green upper gray scale voltages PRGV_x and the y positive three-color common gray scale voltages PCV_y supplied from the gray scale voltage generator 120.
Each of the second, seventh, tenth, and eleventh decoders D2, D7, D10 and D11 converts the latched red or green data RData into a negative red or green image signal VData using the x negative red/green upper gray scale voltages NRGV_x and the y negative three-color common gray scale voltages NCV_y supplied from the gray scale voltage generator 120.
Each of the ninth and twelfth decoders D9 and D12 converts the latched blue data RData into a positive blue image signal VData using the x positive blue upper gray scale voltages PBV_x and the y positive three-color common gray scale voltages PCV_y supplied from the gray scale voltage generator 120.
Each of the third and sixth decoders D3 and D6 converts the latched blue data RData into a negative blue image signal VData using the x negative blue upper gray scale voltages NBV_x and the y negative three-color common gray scale voltages NCV_y supplied from the gray scale voltage generator 120.
The data path controller 300 controls the path of each of the latched red, green, and blue data RData from the first to twelfth input channels Cm-11 to Cm to the data converter 200 based on the first and second polarity control signals POL1 and POL2 such that the polarities of the image signals correspond to a horizontal 1-dot or horizontal 2-dot inversion mode. To this end, the data path controller 300 includes first and second data path controllers 310 and 320.
The first data path controller 310 includes first to tenth data path selectors S1 to S10. The first data path selector S1 includes a first switch S1a for outputting the latched blue data RData supplied to the third or twelfth input channel Cm-9 or Cm in response to the second polarity control signal POL2, and a second switch S1b for outputting the latched blue data RData supplied to the ninth or third input channel Cm-3 or Cm-9 in response to the second polarity control signal POL2. The first switch S1a selects and outputs the latched blue data RData of the third input channel Cm-9 in response to a first logic state of the second polarity control signal POL2 and selects and outputs the latched blue data RData of the twelfth input channel Cm in response to a second logic state of the second polarity control signal POL2. The second switch S1b selects and outputs the latched blue data RData of the ninth input channel Cm-3 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the latched blue data RData of the third input channel Cm-9 in response to the second logic state of the second polarity control signal POL2.
The second data path selector S2 includes a first switch S2a for outputting the latched red data RData supplied to the fourth input channel Cm-8 or the latched green data RData supplied to the eleventh input channel Cm-1 in response to the second polarity control signal POL2, and a second switch S2b for outputting the latched red data RData supplied to the tenth input channel Cm-2 or the latched red data RData supplied to the fourth input channel Cm-8 in response to the second polarity control signal POL2. The first switch S2a selects and outputs the latched red data RData of the fourth input channel Cm-8 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the latched green data RData of the eleventh input channel Cm-1 in response to the second logic state of the second polarity control signal POL2. The second switch S2b selects and outputs the latched red data RData of the tenth input channel Cm-2 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the latched red data RData of the fourth input channel Cm-8 in response to the second logic state of the second polarity control signal POL2.
The third data path selector S3 selects and outputs the latched green data RData of the eleventh input channel Cm-1 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the latched red data RData of the tenth input channel Cm-2 in response to the second logic state of the second polarity control signal POL2.
The fourth data path selector S4 selects and outputs the latched blue data RData of the twelfth input channel Cm in response to the first logic state of the second polarity control signal POL2 and selects and outputs the latched blue data RData of the ninth input channel Cm-3 in response to the second logic state of the second polarity control signal POL2.
The fifth data path selector S5 includes a first switch S5a for outputting the latched red data RData supplied to the seventh input channel Cm-5 or the latched green data RData supplied to the eighth input channel Cm-4 in response to the second polarity control signal POL2, and a second switch S5b for outputting the latched green data RData supplied to the eighth input channel Cm-4 or the latched red data RData supplied to the seventh input channel Cm-5 in response to the second polarity control signal POL2. The first switch S5a selects and outputs the latched red data RData of the seventh input channel Cm-5 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the latched green data RData of the eighth input channel Cm-4 in response to the second logic state of the second polarity control signal POL2. The second switch S5b selects and outputs the latched green data RData of the eighth input channel Cm-4 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the latched red data RData of the seventh input channel Cm-5 in response to the second logic state of the second polarity control signal POL2.
The sixth data path selector S6 includes a first switch S6a for outputting the latched green data RData of the eighth input channel Cm-4 or the latched red data RData of the seventh input channel Cm-5 in response to the second polarity control signal POL2, and a second switch S6b for outputting the latched red data RData of the seventh input channel Cm-5 or the latched green data RData of the eighth input channel Cm-4 in response to the second polarity control signal POL2. The first switch S6a selects and outputs the latched green data RData of the eighth input channel Cm-4 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the latched red data RData of the seventh input channel Cm-5 in response to the second logic state of the second polarity control signal POL2. The second switch S6b selects and outputs the latched red data RData of the seventh input channel Cm-5 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the latched green data RData of the eighth input channel Cm-4 in response to the second logic state of the second polarity control signal POL2.
The seventh data path selector S7 selects and outputs the latched blue data RData of the third input channel Cm-9 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the latched blue data RData of the sixth input channel Cm-6 in response to the second logic state of the second polarity control signal POL2.
The eighth data path selector S8 selects and outputs the latched red data RData of the fourth input channel Cm-8 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the latched green data RData supplied to the fifth input channel Cm-7 in response to the second logic state of the second polarity control signal POL2.
The ninth data path selector S9 includes a first switch S9a for outputting the latched green data RData of the eleventh input channel Cm-1 or the latched red data RData of the fourth input channel Cm-8 in response to the second polarity control signal POL2, and a second switch S9b for outputting the latched green data RData of the fifth input channel Cm-7 or the latched green data RData of the eleventh input channel Cm-1 in response to the second polarity control signal POL2. The first switch S9a selects and outputs the latched green data RData of the eleventh input channel Cm-1 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the latched red data RData of the fourth input channel Cm-8 in response to the second logic state of the second polarity control signal POL2. The second switch S9b selects and outputs the latched green data RData of the fifth input channel Cm-7 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the latched green data RData of the eleventh input channel Cm-1 in response to the second logic state of the second polarity control signal POL2.
The tenth data path selector S10 includes a first switch S10a for outputting the latched blue data RData of the twelfth input channel Cm or the latched blue data RData of the third input channel Cm-9 in response to the second polarity control signal POL2, and a second switch S10b for outputting the latched blue data RData of the sixth input channel Cm-6 or the latched blue data RData of the twelfth input channel Cm in response to the second polarity control signal POL2. The first switch S10a selects and outputs the latched blue data RData of the twelfth input channel Cm in response to the first logic state of the second polarity control signal POL2 and selects and outputs the latched blue data RData of the third input channel Cm-9 in response to the second logic state of the second polarity control signal POL2. The second switch S10b selects and outputs the latched blue data RData of the sixth input channel Cm-6 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the latched blue data RData of the twelfth input channel Cm in response to the second logic state of the second polarity control signal POL2.
The second data path controller 320 includes first to twelfth data selectors M1 to M12. The first data selector M1 supplies the latched red data RData of the first input channel Cm-11 to the first decoder D1 when the first polarity control signal POL1 is in the first logic state and supplies the latched green data RData of the second input channel Cm-10 to the first decoder D1 when the first polarity control signal POL1 is in the second logic state.
The second data selector M2 supplies the latched green data RData of the second input channel Cm-10 to the second decoder D2 when the first polarity control signal POL1 is in the first logic state and supplies the latched red data RData of the first input channel Cm-11 to the second decoder D2 when the first polarity control signal POL1 is in the second logic state.
The third data selector M3 supplies the latched blue data RData of the third or twelfth input channel Cm-9 or Cm supplied from the first switch S1a of the first data path selector S1 to the third decoder D3 when the first polarity control signal POL1 is in the first logic state and supplies the latched blue data RData of the ninth or third input channel Cm-3 or Cm-9 supplied from the second switch S1b of the first data path selector S1 to the third decoder D3 when the first polarity control signal POL1 is in the second logic state.
The fourth data selector M4 supplies the latched red data RData of the fourth input channel Cm-8 or the latched green data RData of the eleventh input channel Cm-1 supplied from the first switch S2a of the second data path selector S2 to the fourth decoder D4 when the first polarity control signal POL1 is in the first logic state and supplies the latched red data RData of the tenth input channel Cm-2 or the latched red data RData of the fourth input channel Cm-8 supplied from the second switch S2b of the second data path selector S2 to the fourth decoder D4 when the first polarity control signal POL1 is in the second logic state.
The fifth data selector M5 supplies the latched green data RData of the fifth input channel Cm-7 to the fifth decoder D5 when the first polarity control signal POL1 is in the first logic state and supplies the latched green data RData of the eleventh input channel Cm-1 or the latched red data RData of the tenth input channel Cm-2 supplied from the third data path selector S3 to the fifth decoder D5 when the first polarity control signal POL1 is in the second logic state.
The sixth data selector M6 supplies the latched blue data RData of the sixth input channel Cm-6 to the sixth decoder D6 when the first polarity control signal POL1 is in the first logic state and supplies the latched blue data RData of the twelfth or ninth input channel Cm or Cm-3 supplied from the fourth data path selector S4 to the sixth decoder D6 when the first polarity control signal POL1 is in the second logic state.
The seventh data selector M7 supplies the latched red data RData of the seventh input channel Cm-5 or the latched green data RData of the eighth input channel Cm-4 supplied from the first switch S5a of the fifth data path selector S5 to the seventh decoder D7 when the first polarity control signal POL1 is in the first logic state and supplies the latched green data RData of the eighth input channel Cm-4 or the latched red data RData of the seventh input channel Cm-5supplied from the second switch S5b of the fifth data path selector S5 to the seventh decoder D7 when the first polarity control signal POL1 is in the second logic state.
The eighth data selector M8 supplies the latched green data RData of the eighth input channel Cm-4 or the latched red data RData of the seventh input channel Cm-5 supplied from the first switch S6a of the sixth data path selector S6 to the eighth decoder D8 when the first polarity control signal POL1 is in the first logic state and supplies the latched red data RData of the seventh input channel Cm-5 or the latched green data RData of the eighth input channel Cm-4 supplied from the second switch S6b of the sixth data path selector S6 to the eighth decoder D8 when the first polarity control signal POL1 is in the second logic state.
The ninth data selector M9 supplies the latched blue data RData of the ninth input channel Cm-3 to the ninth decoder D9 when the first polarity control signal POL1 is in the first logic state, and supplies the latched blue data RData of the third or sixth input channel Cm-9 or Cm-6 supplied from the seventh data path selector S7 to the ninth decoder D9 when the first polarity control signal POL1 is in the second logic state.
The tenth data selector M10 supplies the latched red data RData of the tenth input channel Cm-2 to the tenth decoder D10 when the first polarity control signal POL1 is in the first logic state and supplies the latched red data RData of the fourth input channel Cm-8 or the latched green data RData of the fifth input channel Cm-7 supplied from the eighth data path selector S8 to the tenth decoder D10 when the first polarity control signal POL1 is in the second logic state.
The eleventh data selector M11 supplies the latched green data RData of the eleventh input channel Cm-1 or the latched red data RData of the fourth input channel Cm-8 supplied from the first switch S9a of the ninth data path selector S9 to the eleventh decoder D11 when the first polarity control signal POL1 is in the first logic state and supplies the latched green data RData of the fifth or eleventh input channel Cm-7 or Cm-1 supplied from the second switch S9b of the ninth data path selector S9 to the eleventh decoder D11 when the first polarity control signal POL1 is in the second logic state.
The twelfth data selector M12 supplies the latched blue data RData of the twelfth or third input channel Cm or Cm-9 supplied from the first switch S10a of the tenth data path selector S10 to the twelfth decoder D12 when the first polarity control signal POL1 is in the first logic state and supplies the latched blue data RData of the sixth or twelfth input channel Cm-6 or Cm supplied from the second switch S10b of the tenth data path selector S10 to the twelfth decoder D12 when the first polarity control signal POL1 is in the second logic state.
The image signal path controller 400 controls the path of each of the image signals Vdata from the data converter 200 to the output buffer part 144 based on the first and second polarity control signals POL1 and POL2 such that the polarities of the image signals VData correspond to the horizontal 1-dot or horizontal 2-dot inversion mode. To this end, the image signal path controller 400 includes first and second image signal path controllers 410 and 420.
The first image signal path controller 410 includes first to tenth image signal path selectors s1 to s10. The first image signal path selector s1 includes a first switch s1a for outputting the blue image signal VData from the third or twelfth decoder D3 or D12 in response to the second polarity control signal POL2 and a second switch s1b for outputting the blue image signal VData from the ninth or third decoder D9 or D3 in response to the second polarity control signal POL2. The first switch s1a selects and outputs the negative blue image signal VData supplied from the third decoder D3 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the positive blue image signal VData supplied from the twelfth decoder D12 in response to the second logic state of the second polarity control signal POL2. The second switch s1b selects and outputs the positive blue image signal VData supplied from the ninth decoder D9 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the negative blue image signal VData supplied from the third decoder D3 in response to the second logic state of the second polarity control signal POL2.
The second image signal path selector s2 includes a first switch s2a for outputting the red image signal VData from the fourth decoder D4 or the green image signal VData from the eleventh decoder D11 in response to the second polarity control signal POL2 and a second switch s2b for outputting the red image signal VData from the tenth decoder D10 or the red image signal VData from the fourth decoder D4 in response to the second polarity control signal POL2. The first switch s2a selects and outputs the positive red image signal VData supplied from the fourth decoder D4 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the green image signal VData supplied from the eleventh decoder D11 in response to the second logic state of the second polarity control signal POL2. The second switch s2b selects and outputs the red image signal VData supplied from the tenth decoder D10 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the red image signal VData supplied from the fourth decoder D4 in response to the second logic state of the second polarity control signal POL2.
The third image signal path selector s3 selects and outputs the negative green image signal VData supplied from the eleventh decoder D11 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the negative red image signal VData supplied from the tenth decoder D10 in response to the second logic state of the second polarity control signal POL2.
The fourth image signal path selector s4 selects and outputs the positive blue image signal VData supplied from the twelfth decoder D12 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the positive blue image signal VData supplied from the ninth decoder D9 in response to the second logic state of the second polarity control signal POL2.
The fifth image signal path selector s5 includes a first switch s5a for outputting the red image signal VData from the seventh decoder D7 or the green image signal VData from the eighth decoder D8 in response to the second polarity control signal POL2 and a second switch s5b for outputting the green image signal VData from the eighth decoder D8 or the red image signal VData from the seventh decoder D7 in response to the second polarity control signal POL2. The first switch s5a selects and outputs the negative red image signal VData supplied from the seventh decoder D7 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the positive green image signal VData supplied from the eighth decoder D8 in response to the second logic state of the second polarity control signal POL2. The second switch s5b selects and outputs the positive green image signal VData supplied from the eighth decoder D8 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the negative red image signal VData supplied from the seventh decoder D7 in response to the second logic state of the second polarity control signal POL2.
The sixth image signal path selector s6 includes a first switch s6a for outputting the green image signal VData from the eighth decoder D8 or the red image signal VData from the seventh decoder D7 in response to the second polarity control signal POL2 and a second switch s6b for outputting the red image signal VData from the seventh decoder D7 or the green image signal VData from the eighth decoder D8 in response to the second polarity control signal POL2. The first switch s6a selects and outputs the positive green image signal VData supplied from the eighth decoder D8 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the negative red image signal VData supplied from the seventh decoder D7 in response to the second logic state of the second polarity control signal POL2. The second switch s6b selects and outputs the negative red image signal VData supplied from the seventh decoder D7 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the positive green image signal VData supplied from the eighth decoder D8 in response to the second logic state of the second polarity control signal POL2.
The seventh image signal path selector s7 selects and outputs the negative blue image signal VData supplied from the third decoder D3 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the negative blue image signal VData supplied from the sixth decoder D6 in response to the second logic state of the second polarity control signal POL2.
The eighth image signal path selector s8 selects and outputs the positive red image signal VData supplied from the fourth decoder D4 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the positive green image signal VData supplied from the fifth decoder D5 in response to the second logic state of the second polarity control signal POL2.
The ninth image signal path selector s9 includes a first switch s9a for outputting the green image signal VData from the eleventh decoder D11 or the red image signal VData from the fourth decoder D4 in response to the second polarity control signal POL2 and a second switch s9b for outputting the green image signal VData from the fifth decoder D5 or the green image signal VData from the eleventh decoder D11 in response to the second polarity control signal POL2. The first switch s9a selects and outputs the negative green image signal VData supplied from the eleventh decoder D11 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the positive red image signal VData supplied from the fourth decoder D4 in response to the second logic state of the second polarity control signal POL2. The second switch s9b selects and outputs the positive green image signal VData supplied from the fifth decoder D5 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the negative green image signal VData supplied from the eleventh decoder D11 in response to the second logic state of the second polarity control signal POL2.
The tenth image signal path selector s10 includes a first switch s10a for outputting the blue image signal VData from the twelfth decoder D12 or the blue image signal VData from the third decoder D3 in response to the second polarity control signal POL2 and a second switch s10b for outputting the blue image signal VData from the sixth decoder D6 or the blue image signal VData from the twelfth decoder D12 in response to the second polarity control signal POL2. The first switch s10a selects and outputs the positive blue image signal VData supplied from the twelfth decoder D12 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the negative blue image signal VData supplied from the third decoder D3 in response to the second logic state of the second polarity control signal POL2. The second switch s10b selects and outputs the negative blue image signal VData supplied from the sixth decoder D6 in response to the first logic state of the second polarity control signal POL2 and selects and outputs the positive blue image signal VData supplied from the twelfth decoder D12 in response to the second logic state of the second polarity control signal POL2.
The second image signal path controller 420 includes first to twelfth image signal selectors m1 to m12. The first image signal selector m1 supplies the positive red image signal VData supplied from the first decoder D1 to a first buffer line Im-11 of the output buffer part 144 when the first polarity control signal POL1 is in the first logic state and supplies the negative red image signal VData supplied from the second decoder D2 to the first buffer line Im-11 of the output buffer part 144 when the first polarity control signal POL1 is in the second logic state. At this time, the positive or negative red image signal VData supplied to the first buffer line Im-11 corresponds to data supplied to the first input channel Cm-11.
The second image signal selector m2 supplies the negative green image signal VData supplied from the second decoder D2 to a second buffer line Im-10 of the output buffer part 144 when the first polarity control signal POL1 is in the first logic state, and supplies the positive green image signal VData supplied from the first decoder D1 to the second buffer line Im-10 of the output buffer part 144 when the first polarity control signal POL1 is in the second logic state. At this time, the positive or negative green image signal VData supplied to the second buffer line Im-10 corresponds to data supplied to the second input channel Cm-10.
The third image signal selector m3 supplies the negative blue image signal VData from the third decoder D3 or the positive blue image signal VData from the twelfth decoder D12 supplied through the first switch s1a of the first image signal path selector s1 to a third buffer line Im-9 of the output buffer part 144 when the first polarity control signal POL1 is in the first logic state and supplies the positive blue image signal VData from the ninth decoder D9 or the negative blue image signal VData from the third decoder D3 supplied through the second switch s1b of the first image signal path selector s1 to the third buffer line Im-9 of the output buffer part 144 when the first polarity control signal POL1 is in the second logic state. At this time, the positive or negative blue image signal VData supplied to the third buffer line Im-9 corresponds to data supplied to the third input channel Cm-9.
The fourth image signal selector m4 supplies the positive red image signal VData from the fourth decoder D4 or the negative red image signal VData from the eleventh decoder D11 supplied through the first switch s2a of the second image signal path selector s2 to a fourth buffer line Im-8 of the output buffer part 144 when the first polarity control signal POL1 is in the first logic state and supplies the negative red image signal VData from the tenth decoder D10 or the positive red image signal VData from the fourth decoder D4 supplied through the second switch s2b of the second image signal path selector s2 to the fourth buffer line Im-8 of the output buffer part 144 when the first polarity control signal POL1 is in the second logic state. At this time, the positive or negative red image signal VData supplied to the fourth buffer line Im-8 corresponds to data supplied to the fourth input channel Cm-8.
The fifth image signal selector m5 supplies the positive green image signal VData supplied from the fifth decoder D5 to a fifth buffer line Im-7 of the output buffer part 144 when the first polarity control signal POL1 is in the first logic state and supplies the negative green image signal VData from the eleventh decoder D11 or the negative red image signal VData from the tenth decoder D10 supplied through the third image signal path selector s3 to the fifth buffer line Im-7 of the output buffer part 144 when the first polarity control signal POL1 is in the second logic state. At this time, the positive or negative green image signal VData supplied to the fifth buffer line Im-7 corresponds to data supplied to the fifth input channel Cm-7.
The sixth image signal selector m6 supplies the negative blue image signal VData supplied from the sixth decoder D6 to a sixth buffer line Im-6 of the output buffer part 144 when the first polarity control signal POL1 is in the first logic state and supplies the positive blue image signal VData from the twelfth decoder D12 or the positive blue image signal VData from the ninth decoder D9 supplied through the fourth image signal path selector s4 to the sixth buffer line Im-6 of the output buffer part 144 when the first polarity control signal POL1 is in the second logic state. At this time, the positive or negative blue image signal VData supplied to the sixth buffer line Im-6 corresponds to data supplied to the sixth input channel Cm-6.
The seventh image signal selector m7 supplies the negative red image signal VData from the seventh decoder D7 or the positive red image signal VData from the eighth decoder D8 supplied through the first switch s5a of the fifth image signal path selector s5 to a seventh buffer line Im-5 of the output buffer part 144 when the first polarity control signal POL1 is in the first logic state and supplies the positive red image signal VData from the eighth decoder D8 or the negative red image signal VData from the seventh decoder D7 supplied through the second switch s5b of the fifth image signal path selector s5 to the seventh buffer line Im-5 of the output buffer part 144 when the first polarity control signal POL1 is in the second logic state. At this time, the positive or negative red image signal VData supplied to the seventh buffer line Im-5 corresponds to data supplied to the seventh input channel Cm-5.
The eighth image signal selector m8 supplies the positive green image signal VData from the eighth decoder D8 or the negative green image signal VData from the seventh decoder D7 supplied through the first switch s6a of the sixth image signal path selector s6 to an eighth buffer line Im-4 of the output buffer part 144 when the first polarity control signal POL1 is in the first logic state and supplies the negative green image signal VData from the seventh decoder D7 or the positive green image signal VData from the eighth decoder D8 supplied through the second switch s6b of the sixth image signal path selector s6 to the eighth buffer line Im-4 of the output buffer part 144 when the first polarity control signal POL1 is in the second logic state. At this time, the positive or negative green image signal VData supplied to the eighth buffer line Im-4 corresponds to data supplied to the eighth input channel Cm-4.
The ninth image signal selector m9 supplies the positive blue image signal VData supplied from the ninth decoder D9 to a ninth buffer line Im-3 of the output buffer part 144 when the first polarity control signal POL1 is in the first logic state and supplies the negative blue image signal VData from the third decoder D3 or the negative blue image signal VData from the sixth decoder D6 supplied through the seventh image signal path selector s7 to the ninth buffer line Im-3 of the output buffer part 144 when the first polarity control signal POL1 is in the second logic state. At this time, the positive or negative blue image signal VData supplied to the ninth buffer line Im-3 corresponds to data supplied to the ninth input channel Cm-3.
The tenth image signal selector m10 supplies the red image signal VData supplied from the tenth decoder D10 to a tenth buffer line Im-2 of the output buffer part 144 when the first polarity control signal POL1 is in the first logic state and supplies the positive red image signal VData from the fourth decoder D4 or the positive red image signal VData from the fifth decoder D5 supplied through the eighth image signal path selector s8 to the tenth buffer line Im-2 of the output buffer part 144 when the first polarity control signal POL1 is in the second logic state. At this time, the positive or negative red image signal VData supplied to the tenth buffer line Im-2 corresponds to data supplied to the tenth input channel Cm-2.
The eleventh image signal selector m11 supplies the negative green image signal VData from the eleventh decoder D11 or the positive green image signal VData from the fourth decoder D4 supplied through the first switch s9a of the ninth image signal path selector s9 to an eleventh buffer line Im-1 of the output buffer part 144 when the first polarity control signal POL1 is in the first logic state and supplies the positive green image signal VData from the fifth decoder D5 or the negative green image signal VData from the eleventh decoder D11 supplied through the second switch s9b of the ninth image signal path selector s9 to the eleventh buffer line Im-1 of the output buffer part 144 when the first polarity control signal POL1 is in the second logic state. At this time, the positive or negative green image signal VData supplied to the eleventh buffer line Im-1 corresponds to data supplied to the eleventh input channel Cm-1.
The twelfth image signal selector m12 supplies the positive blue image signal VData from the twelfth decoder D12 or the negative blue image signal VData from the third decoder D3 supplied through the first switch s10a of the tenth image signal path selector s10 to a twelfth buffer line Im of the output buffer part 144 when the first polarity control signal POL1 is in the first logic state and supplies the negative blue image signal VData from the sixth decoder D6 or the positive blue image signal VData from the twelfth decoder D12 supplied through the second switch s10b of the tenth image signal path selector s10 to the twelfth buffer line Im of the output buffer part 144 when the first polarity control signal POL1 is in the second logic state. At this time, the positive or negative blue image signal VData supplied to the twelfth buffer line Im corresponds to data supplied to the twelfth input channel Cm.
In this manner, the D/A converter 142 controls the paths of data and image signals based on the logic states of the first and second polarity control signals POL1 and POL2 using the data path controller 300 and image signal path controller 400. As a result, the D/A converter 142 converts latched data RData into image signals VData having a polarity pattern of the horizontal 1-dot or horizontal 2-dot inversion mode and supplies the converted image signals to the output buffer part 144.
For example, in the case where both the first and second polarity control signals POL1 and POL2 are in the first logic state, the D/A converter 142 converts the polarity pattern of the image signals VData into that of the horizontal 2-dot inversion mode and supplies the resulting image signals to the output buffer part 144, as shown in
In the case where the first polarity control signal POL1 is in the second logic state and the second polarity control signal POL2 is in the first logic state, the D/A converter 142 converts the polarity pattern of the image signals VData into that of an inverted horizontal 2-dot inversion mode and supplies the resulting image signals to the output buffer part 144, as shown in
In the case where the first polarity control signal POL1 is in the first logic state and the second polarity control signal POL2 is in the second logic state, the D/A converter 142 converts the polarity pattern of the image signals VData into that of the horizontal 1-dot inversion mode and supplies the resulting image signals to the output buffer part 144, as shown in
In the case where both the first and second polarity control signals POL1 and POL2 are in the second logic state, the D/A converter 142 converts the polarity pattern of the image signals VData into that of an inverted horizontal 1-dot inversion mode and supplies the resulting image signals to the output buffer part 144, as shown in
Consequently, the D/A converter 142 controls the path of each of the data and image signals based on the logic states of the first and second polarity control signals POL1 and POL2 such that the data and image signals correspond to the horizontal 2-dot or horizontal 1-dot inversion mode. As a result, the number of decoders arranged is the same as that of output channels.
The output buffer part 144 buffers the image signal VData of each channel supplied from the D/A converter 142 and outputs the buffered image signal externally through a final output channel. The output buffer part 144 amplifies and outputs the image signal VData based on an external load.
As described above, the data driving device 100 according to the first embodiment of the present invention can separately and individually control the blue upper gray scale voltages PBV_x and NBV_x and the red/green upper gray scale voltages PRGV_x and NRGV_x so as to maintain a color temperature based on a gray scale constant. Further, the size of the gray scale voltage generator 120 may be reduced. More specifically, the data driving device 100 according to the first embodiment of the present invention sets each of the positive blue upper gray scale voltages PBV_x to a voltage level higher than that of each of the positive red/green upper gray scale voltages PRGV_x and sets each of the negative blue upper gray scale voltages NBV_x to a voltage level lower than that of each of the negative red/green upper gray scale voltages NRGV_x. Therefore, as shown in
Furthermore, in the first exemplary embodiment of the present invention, the same number of decoders as that of output channels of the data driving device 100 is arranged in the digital/analog converter 142, thereby reducing the size of the data driving device 100.
In particular, the first external resistor RR21 is connected in parallel to the second resistor RR2 provided in the second voltage-dividing resistor string 124 of the gray scale voltage generator 120. The first external resistor RR21 may be a resistor installed external to the data driving device 100. The first external resistor RR21 acts to finely adjust the resistance of the second resistor RR2 in the second voltage-dividing resistor string 124 of the gray scale voltage generator 120. The second external resistor RR31 is connected in parallel to the third resistor RR3 provided in the third voltage-dividing resistor string 126 of the gray scale voltage generator 120. The second external resistor RR31 may be a resistor installed external to the data driving device 100. The second external resistor RR31 acts to finely adjust the resistance of the third resistor RR3 in the third voltage-dividing resistor string 126 of the gray scale voltage generator 120. Accordingly, the data driving device 100 according to the second embodiment of the present invention can finely adjust each of the positive and negative red/green upper gray scale voltages PRGV_x and NRGV_x using each of the first and second external resistors RR21 and RR31 to maintain a color temperature based on a gray scale more constant.
Alternatively, the second resistor RR2 of the second voltage-dividing resistor string 124 and the gth voltage-dividing resistor Rr_g of the third voltage-dividing resistor string 126 may be connected to the first voltage-dividing resistor string 122 in the same manner shown in
In particular, the gray scale voltage generator 120 of the data driving device 100 according to the third embodiment of the present invention includes first and second selectors RV1 and RV2 in place of the second and third resistors RR2 and RR3 in the second and third voltage-dividing resistor strings 124 and 126 shown in
As shown in
The second selector RV2, as shown in
Accordingly, the data driving device 100 according to the third embodiment of the present invention can optimize and finely adjust each of the positive and negative red/green upper gray scale voltages PRGV_x and NRGV_x using each of the first and second selectors RV1 and RV2 to maintain a color temperature based on a gray scale more constant.
Alternatively, in the gray scale voltage generator 120 of the data driving device 100 according to the third embodiment of the present invention, the first node n1 of the second voltage-dividing resistor string 124 and the gth voltage-dividing resistor Rr_g of the third voltage-dividing resistor string 126 may be connected to the first voltage-dividing resistor string 122 in the same manner as shown in
In particular, the second voltage-dividing resistor string 124 includes a first resistor RR1 and first to (e−1)th voltage-dividing resistors R_1 to R_e−1 each having the same resistance as that of the resistors in the first area 122a of the first voltage-dividing resistor string 122. That is, the second voltage-dividing resistor string 124 has the same structure as that of the first area 122a of the first voltage-dividing resistor string 122 with the exception of the eth voltage-dividing resistor R_e in the first area 122a. Further, an ith positive gray scale external voltage PEVi is separately supplied to the second voltage-dividing resistor string 124. Accordingly, the second voltage-dividing resistor string 124 generates the positive red/green upper gray scale voltages PRGV_x based on the ith positive gray scale external voltage PEVi. Therefore, in the fourth exemplary embodiment of the present invention, the positive red/green upper gray scale voltages PRGV_x can be fine tuned by adjusting the ith positive gray scale external voltage PEVi.
The third voltage-dividing resistor string 126 includes (f+1)th to gth voltage-dividing resistors R_f+1 to R_g each having the same resistance as that of the resistors in the second area 122b of the first voltage-dividing resistor string 122. That is, the third voltage-dividing resistor string 126 has the same structure as that of the second area 122b of the first voltage-dividing resistor string 122 with the exception of the fth voltage-dividing resistor R_f in the second area 122b. Further, an hth negative gray scale external voltage NEVh is separately supplied to the voltage-dividing node of the third voltage-dividing resistor string 126 that generates the hth negative red/green gray scale voltage NRGV_h. Accordingly, the third voltage-dividing resistor string 126 generates the negative red/green upper gray scale voltages NRGV_x based on the hth negative gray scale external voltage NEVh. Therefore, in the fourth exemplary embodiment of the present invention, the negative red/green upper gray scale voltages NRGV_x can be fine tuned by adjusting the hth negative gray scale external voltage NEVh.
Accordingly, the data driving device 100 according to the fourth embodiment of the present invention can optimize and finely adjust each of the positive and negative red/green upper gray scale voltages PRGV_x and NRGV_x using each of the ith positive gray scale external voltage PEVi and the hth negative gray scale external voltage NEVh to maintain a color temperature based on a gray scale more constant.
In particular, the gray scale voltage generator 120 of the data driving device 100 according to the fifth embodiment of the present invention includes first to third voltage-dividing resistor strings 122, 1124 and 1126.
The first voltage-dividing resistor string 122 generates positive and negative blue upper gray scale voltages PBV_x and NBV_x and positive and negative three-color common gray scale voltages CV using voltage divisions of a first resistor RR1 and first to gth voltage-dividing resistors R_1 to R_g connected in series between a driving voltage source VDD and a ground voltage source VSS. The first voltage-dividing resistor string 122 has the same configuration as that of the first embodiment of the present invention shown in
The second voltage-dividing resistor string 1124 includes first to tth positive voltage-dividing resistors Rt_1 to Rt_t connected in series between a first supply voltage source AVDD1 and the ground voltage source VSS. The first supply voltage source AVDD1 may have a voltage level between an ith positive gray scale voltage PRGV_i and the driving voltage source VDD. A plurality of positive external voltages PEVi to PEVh are supplied to intermediate voltage-dividing nodes of the second voltage-dividing resistor string 1124. For example, an ith positive gray scale external voltage PEVi corresponding to an ith gray scale voltage PRGV_i may be supplied to a voltage-dividing node (between Rt_1 and Rt_2) that generates the ith gray scale voltage PRGV_i among the voltage-dividing nodes of the second voltage-dividing resistor string 1124, and an (i−1)th positive gray scale external voltage PEVi−1 corresponding to an (i−1)th gray scale voltage PRGV_i−1 may be supplied to a voltage-dividing node (between Rt_2 and Rt_3) that generates the (i−1)th gray scale voltage PRGV_i−1 among the voltage-dividing nodes of the second voltage-dividing resistor string 1124. An hth positive gray scale external voltage PEVh corresponding to an hth gray scale voltage PRGV_h may be supplied to a voltage-dividing node (between Rt_t−1 and Rt_t) that generates the hth gray scale voltage PRGV_h among the voltage-dividing nodes of the second voltage-dividing resistor string 1124.
The second voltage-dividing resistor string 1124 supplies to the analog processor 140, x positive red/green upper gray scale voltages PRGV_x including the ith gray scale voltage PRGV_i to the hth gray scale voltage PRGV_h generated by the voltage divisions at the corresponding voltage-dividing nodes each formed between every adjacent ones of the first to tth positive voltage-dividing resistors Rt_1 to Rt_t.
The third voltage-dividing resistor string 1126 includes first to tth negative voltage-dividing resistors Rs_1 to Rs_t connected in series between a second supply voltage source AVDD2 and the ground voltage source VSS. The second supply voltage source AVDD2 may have a voltage level between an hth negative gray scale voltage NRGV_h and the ground voltage source VSS.
A plurality of negative external voltages NEVh to NEVi are supplied to intermediate voltage-dividing nodes of the third voltage-dividing resistor string 1126. For example, an hth negative gray scale external voltage NEVh corresponding to an hth gray scale voltage NRGV_h is supplied to a voltage-dividing node (between Rs_1 and Rs_2) that generates the hth gray scale voltage NRGV_h among the voltage-dividing nodes of the third voltage-dividing resistor string 1126, and an (i−1)th negative gray scale external voltage NEVi−1 corresponding to an (i−1)th gray scale voltage NRGV_i−1 may be supplied to a voltage-dividing node (between Rs_t−2 and Rs_t−1) that generates the (i−1)th gray scale voltage NRGV_i−1 among the voltage-dividing nodes of the third voltage-dividing resistor string 1126. An ith negative gray scale external voltage NEVi corresponding to an ith gray scale voltage NRGV_i is supplied to a voltage-dividing node (between Rs_t−1 and Rs_t) that generates the ith gray scale voltage NRGV_i among the voltage-dividing nodes of the third voltage-dividing resistor string 1126.
The third voltage-dividing resistor string 1126 supplies to the analog processor 140, x negative red/green upper gray scale voltages NRGV_x including the hth gray scale voltage NRGV_h to the ith gray scale voltage NRGV_i generated by the voltage divisions at the corresponding voltage-dividing nodes each formed between every adjacent ones of the first to tth negative voltage-dividing resistors Rs_1 to Rs_t.
The gray scale voltage generator 120 of the data driving device 100 according to the fifth embodiment of the present invention generates the positive and negative blue upper gray scale voltages PBV_x and NBV_x and the positive and negative three-color common gray scale voltages CV using the first voltage-dividing resistor string 122 and generates the positive and negative red/green upper gray scale voltages PRGV_x and NRGV_x using the second and third voltage-dividing resistor strings 1124 and 1126 isolated from the first voltage-dividing resistor string 122. In order to compensate for a color temperature, each of the positive blue upper gray scale voltages PBV_x has a voltage level higher by a predetermined value than each of the positive red/green upper gray scale voltages PRGV_x, and each of the negative blue upper gray scale voltages NBV_x has a voltage level lower by a predetermined value than each of the negative red/green upper gray scale voltages NRGV_x. Therefore, the data driving device 100 according to the fifth embodiment of the present invention can separately and individually control the blue upper gray scale voltages PBV_x and NBV_x and the red/green upper gray scale voltages PRGV_x and NRGV_x so as to maintain a color temperature based on a gray scale constant.
Although the data driving devices according to the first to fifth exemplary embodiments of the present invention have been described to separately and individually control the upper gray scales of the blue gray scale voltages PBV_x and NBV_x and red/green gray scale voltages PRGV_x and NRGV_x, the present invention is not limited thereto and may separately and individually control the lower gray scales of the gray scale voltages as will hereinafter be described.
The gray scale voltage generator 120 of the data driving device according to the sixth embodiment of the present invention includes first to third voltage-dividing resistor strings 2122, 2124, and 2126. The first voltage-dividing resistor string 2122 includes first to gth voltage-dividing resistors R_1 to R_g (where g is a natural number) connected in series between a driving voltage source VDD and a ground voltage source VSS. The first voltage-dividing resistor string 2122 is divided into first and second common areas 2122c1 and 2122c2 and first and second areas 2122a and 2122b according to voltages generated by voltage divisions using resistors.
The first common area 2122c1 includes the first to cth voltage-dividing resistors R_1 to R_c (where c is a natural number smaller than g) connected in series to the driving voltage source VDD. First to (r1−1)th reference gamma voltages GMA_1 to GMA_r1−1 (where r1 is a natural number smaller than j/2), among j reference gamma voltages GMA_j, are supplied to intermediate voltage-dividing nodes of the first common area 2122c1, respectively. The first to (r1−1)th reference gamma voltages GMA_1 to GMA_r1−1 have regular or irregular voltage differences with respect to the adjacent reference gamma voltages depending on an electro-optical characteristic, color temperature characteristic, and gamma characteristic of a liquid crystal and are supplied to the corresponding voltage-dividing nodes of the first common area 2122c1, respectively. The first common area 2122c1 supplies to the analog processor 140, y positive three-color common gray scale voltages PCV_y including ith to (v+1)th gray scale voltages PCV_i to PCV_v+1 generated by the voltage divisions at the corresponding voltage-dividing nodes each formed between every adjacent ones of the first to cth voltage-dividing resistors R_1 to R_c. When the number of bits of the data signal is 8, for example, the first common area 2122c1 generates 192 positive three-color common gray scale voltages PCV_y including 64th to 255th positive gray scale voltages PCV_64 to PCV_255.
The first area 2122a includes the cth to dth voltage-dividing resistors R_c to R_d connected in series. The (r1)th to (j/2)th reference gamma voltages GMA_r1 to GMA_j/2, among the j reference gamma voltages GMA_j, are supplied to intermediate voltage-dividing nodes of the first area 2122a, respectively. The (r1)th to (j/2)th reference gamma voltages GMA_r1 to GMA_j/2 have regular or irregular voltage differences with respect to the adjacent reference gamma voltages depending on the electro-optical characteristic, color temperature characteristic, and gamma characteristic of the liquid crystal and are supplied to the corresponding voltage-dividing nodes of the first area 2122a, respectively. The first area 2122a supplies to the analog processor 140, x positive blue gray scale voltages PBV_x including vth to 0th positive gray scale voltages PBV_v to PBV_0 generated by the voltage divisions at the corresponding voltage-dividing nodes each formed between every adjacent ones of the cth to dth voltage-dividing resistors R_c to R_d. When the number of bits of the data signal is 8, for example, the first area 2122a generates 64 positive blue gray scale voltages PBV_x including 63th to 0th positive gray scale voltages PBV_63 to PBV_0.
The second area 2122b includes the eth to fth voltage-dividing resistors R_e to R_f connected in series. The (j/2+1)th to (r2−1)th reference gamma voltages GMA_j/2+1 to GMA_r2−1, among the j reference gamma voltages GMA_j, are supplied to intermediate voltage-dividing nodes of the second area 2122b, respectively. The (j/2+1)th to (r2−1)th reference gamma voltages GMA_j/2+1 to GMA_r2−1 have regular or irregular voltage differences with respect to the adjacent reference gamma voltages depending on the electro-optical characteristic, color temperature characteristic, and gamma characteristic of the liquid crystal and are supplied to the corresponding voltage-dividing nodes of the second area 2122b, respectively. The second area 2122b supplies to the analog processor 140, x negative blue gray scale voltages NBV_x including 0th to vth negative gray scale voltages NBV_0 to NBV_v generated by the voltage divisions at the corresponding voltage-dividing nodes each formed between every adjacent ones of the eth to fth voltage-dividing resistors R_e to R_f. When the number of bits of the data signal is 8, for example, the second area 2122b generates 64 negative blue gray scale voltages NBV_x including 0th to 63th negative gray scale voltages NBV_0 to NBV_63.
Alternatively, at least one dummy resistor (not shown) may be connected between the first and second areas 2122a and 2122b.
The second common area 2122c2 includes the fth to gth voltage-dividing resistors R_f to R_g connected in series. The (r2)th to jth reference gamma voltages GMA_r2 to GMA_j, among the j reference gamma voltages GMA_j, are supplied to intermediate voltage-dividing nodes of the second common area 2122c2, respectively. The (r2)th to jth reference gamma voltages GMA_r2 to GMA_j have regular or irregular voltage differences with respect to the adjacent reference gamma voltages depending on the electro-optical characteristic, color temperature characteristic, and gamma characteristic of the liquid crystal and are supplied to the corresponding voltage-dividing nodes of the second common area 2122c2, respectively. The second common area 2122c2 supplies to the analog processor 140, y negative three-color common gray scale voltages NCV_y including (v+1)th to ith gray scale voltages NCV_v+1 to NCV_i generated by the voltage divisions at the corresponding voltage-dividing nodes each formed between every adjacent ones of the fth to gth voltage-dividing resistors R_f to R_g. When the number of bits of the data signal is 8, for example, the second common area 2122c2 generates 192 negative three-color common gray scale voltages NCV_y including 64th to 255th negative gray scale voltages NCV_64 to NCV_255.
The second voltage-dividing resistor string 2124 includes a first red/green resistor Rrg1 and x positive red/green voltage-dividing resistors Rr_c+2 to Rr_d. The first red/green resistor Rrg1 is connected to the voltage-dividing node of the first voltage-dividing resistor string 2122 that generates the vth positive gray scale voltage PBV-v and is externally supplied with the (r1)th reference gamma voltage GMA_r1. The first red/green resistor Rrg1 has a resistance larger than that of the (c+1)th resistor R_c+1 of the first voltage-dividing resistor string 2122 to optimize x red/green gray scale voltages PRGV_x in a positive area.
The x positive red/green voltage-dividing resistors Rr_c+2 to Rr_d are connected in series between the first red/green resistor Rrg1 and a voltage-dividing node to which the (j/2)th reference gamma voltage GMA_j/2 is supplied. Each of the x positive red/green voltage-dividing resistors Rr_c+2 to Rr_d has the same resistance as that of the corresponding ones of the (c+2)th to dth voltage-dividing resistors R_c+2 to R_d arranged in the first area 2122a of the first voltage-dividing resistor string 2122. Thus, the second voltage-dividing resistor string 2124 has the same structure as that of the first area 2122a of the first voltage-dividing resistor string 2122, with the exception of the resistance of the first red/green resistor Rrg1.
At least one positive external voltage PEV1 may be further supplied to at least one of the voltage-dividing nodes of the second voltage-dividing resistor string 2124. The second voltage-dividing resistor string 2124 supplies to the analog processor 140, x positive red/green lower gray scale voltages PRGV_x including the vth to 0th gray scale voltages PRGV_v to PRGV_0 generated by the voltage divisions at the corresponding voltage-dividing nodes each formed between every adjacent ones of the resistors Rrg1 and Rr_c+2 to Rr_d.
The third voltage-dividing resistor string 2126 includes a second red/green resistor Rrg2, and x negative red/green voltage-dividing resistors Rr_e+1 to Rr_f−1. The second red/green resistor Rrg2 is connected to a voltage-dividing node to which the (j/2+1)th reference gamma voltage GMA_j/2+1 is supplied. The second red/green resistor Rrg2 has a resistance larger than that of the eth resistor R_e of the first voltage-dividing resistor string 2122 to optimize x red/green gray scale voltages NRGV_x in a negative area.
The x negative red/green voltage-dividing resistors Rr_e+1 to Rr_f−1 are connected in series between the second red/green resistor Rrg2 and the voltage-dividing node of the first voltage-dividing resistor string 2122 that is externally supplied with the (r2)th reference gamma voltage GMA_r2. Each of the x negative red/green voltage-dividing resistors Rr_e+1 to Rr_f−1 has the same resistance as that of the corresponding ones of the (e+1)th to (f−1)th voltage-dividing resistors R_e+1 to R_f−1 arranged in the second area 2122b of the first voltage-dividing resistor string 2122. Thus, the third voltage-dividing resistor string 2126 has the same structure as that of the second area 2122b of the first voltage-dividing resistor string 2122 with the exception of the resistance of the second red/green resistor Rrg2.
At least one negative external voltage NEV1 may be further supplied to at least one of the voltage-dividing nodes of the third voltage-dividing resistor string 2126. The third voltage-dividing resistor string 2126 supplies to the analog processor 140, x negative red/green lower gray scale voltages NRGV_x including the 0th to vth gray scale voltages NRGV_0 to NRGV_v generated by the voltage divisions at the corresponding voltage-dividing nodes each formed between every adjacent ones of the resistors Rrg2 and Rr_e+1 to Rr_f−1.
The gray scale voltage generator 120 in accordance with the sixth exemplary embodiment of the present invention generates the positive and negative blue lower gray scale voltages PBV_x and NBV_x and the positive and negative three-color common gray scale voltages PCV_y and NCV_y using the first voltage-dividing resistor string 2122 and generates the positive and negative red/green lower gray scale voltages PRGV_x and NRGV_x using the second and third voltage-dividing resistor strings 2124 and 2126. In order to compensate for a color temperature, each of the positive blue lower gray scale voltages PBV_x has a voltage level higher by a predetermined value than each of the positive red/green lower gray scale voltages PRGV_x, and each of the negative blue lower gray scale voltages NBV_x has a voltage level lower by a predetermined value than each of the negative red/green lower gray scale voltages NRGV_x. Therefore, the data driving device 100 according to the sixth embodiment of the present invention can separately and individually control the blue lower gray scale voltages PBV_x and NBV_x and the red/green lower gray scale voltages PRGV_x and NRGV_x so as to maintain a color temperature based on a gray scale constant.
In particular, the first external resistor Rrg11 is connected in parallel to the first red/green resistor Rrg1 of the second voltage-dividing resistor string 2124 to finely adjust the resistance of the first red/green resistor Rrg1, as described above in the second embodiment of the present invention. The second external resistor Rrg21 is connected in parallel to the second red/green resistor Rrg2 of the third voltage-dividing resistor string 2126 to finely adjust the resistance of the second red/green resistor Rrg2, as described above in the second embodiment of the present invention. Accordingly, the data driving device 100 according to the seventh embodiment of the present invention can finely adjust each of the positive and negative red/green lower gray scale voltages PRGV_x and NRGV_x using each of the first and second external resistors Rrg11 and Rrg21 to maintain a color temperature based on a gray scale more constant.
In particular, the gray scale voltage generator 120 of the data driving device 100 according to the eighth embodiment of the present invention includes first and second selectors RV1 and RV2 in place of the first and second red/green resistors Rrg1 and Rrg2 in the second and third voltage-dividing resistor strings 2124 and 2126 shown in
The first selector RV1 includes a plurality of optional resistors Ra, Rb, Rc, and Rd, and a multiplexer MUX as described above in the third embodiment of the present invention (
The second selector RV2 includes a plurality of optional resistors Ra, Rb, Rc, and Rd, and a multiplexer MUX as described above in the third embodiment of the present invention (
Accordingly, the data driving device 100 according to the eighth embodiment of the present invention can optimize and finely adjust each of the positive and negative red/green lower gray scale voltages PRGV_x and NRGV_x using each of the first and second selectors RV1 and RV2 to maintain a color temperature based on a gray scale more constant.
In particular, the second voltage-dividing resistor string 2124 includes (c+1)th to dth voltage-dividing resistors R_c+1 to R_d each having the same resistance as that of the corresponding ones of the resistors in the first area 2122a of the first voltage-dividing resistor string 2122. The second voltage-dividing resistor string 2124 generates the positive red/green lower gray scale voltages PRGV_x based on the vth positive gray scale external voltage PEVv. Therefore, the ninth embodiment of the present invention can finely adjust the positive red/green lower gray scale voltages PRGV_x by adjusting the vth positive gray scale external voltage PEVv.
The third voltage-dividing resistor string 2126 includes eth to (f−1)th voltage-dividing resistors R_e to R_f−1 each having the same resistance as that of the corresponding ones of the resistors in the second area 2122b of the first voltage-dividing resistor string 2122. The third voltage-dividing resistor string 2126 generates the negative red/green lower gray scale voltages NRGV_x based on the 0th negative gray scale external voltage NEV0. Therefore, the ninth embodiment of the present invention can finely adjust the negative red/green lower gray scale voltages NRGV_x by adjusting the 0th negative gray scale external voltage NEV0.
Accordingly, the data driving device 100 according to the ninth embodiment of the present invention can optimize and finely adjust each of the positive and negative red/green lower gray scale voltages PRGV_x and NRGV_x using each of the vth positive gray scale external voltage PEVv and the 0th negative gray scale external voltage NEV0 to maintain a color temperature based on a gray scale more constant.
In particular, the gray scale voltage generator 120 of the data driving device 100 according to the tenth embodiment of the present invention includes first to third voltage-dividing resistor strings 2122, 2124, and 2126.
The first voltage-dividing resistor string 2122 generates positive and negative three-color common gray scale voltages PCV_y and NCV_y and positive and negative blue gray scale voltages PBV_x and NBV_x using voltage divisions of first to gth voltage-dividing resistors R_1 to R_g connected in series between a driving voltage source VDD and a ground voltage source VSS. The first voltage-dividing resistor string 2122 has the same configuration as that of the sixth embodiment of the present invention shown in
The second voltage-dividing resistor string 2124 includes first to oth positive voltage-dividing resistors Ro_1 to Ro_o connected in series between a first supply voltage source AVDD1 and the ground voltage source VSS. The first supply voltage source AVDD1 may have a voltage level between a vth positive gray scale voltage PRGV_v and the driving voltage source VDD or may be the same as an (r1)th reference gamma voltage GMA_r1. A plurality of positive external voltages PEVv to PEV0 are supplied to intermediate voltage-dividing nodes of the second voltage-dividing resistor string 2124. The vth positive gray scale external voltage PEVv may be an (r1)th reference gamma voltage GMA_r1, and the 0th positive gray scale external voltage PEV0 may be a (j/2)th reference gamma voltage GMA_j/2.
The second voltage-dividing resistor string 2124 supplies to the analog processor 140, x positive red/green lower gray scale voltages PRGV_x including the vth to 0th gray scale voltages PRGV_v to PRGV_0 generated by the voltage divisions at the corresponding voltage-dividing nodes each formed between every adjacent ones of the first to oth positive voltage-dividing resistors Ro_1 to Ro_o.
The third voltage-dividing resistor string 2126 includes first to oth negative voltage-dividing resistors Rp_1 to Rp_o connected in series between a second supply voltage source AVDD2 and the ground voltage source VSS. The second supply voltage source AVDD2 may have a voltage level between a vth negative gray scale voltage NRGV_v and the ground voltage source VSS. A plurality of negative external voltages NEV0 to NEVv are supplied to intermediate voltage-dividing nodes of the third voltage-dividing resistor string 2126. The 0th negative gray scale external voltage NEV0 may be a (j/2+1)th reference gamma voltage GMA_j/2+1, and the vth negative gray scale external voltage NEVv may be an (r2)th reference gamma voltage GMA_r2.
The third voltage-dividing resistor string 2126 supplies to the analog processor 140, x negative red/green lower gray scale voltages NRGV_x including the 0th to vth gray scale voltages NRGV_0 to NRGV_v generated by the voltage divisions at the corresponding voltage-dividing nodes each formed between every adjacent ones of the first to oth negative voltage-dividing resistors Rp_1 to Rp_o.
The gray scale voltage generator 120 of the data driving device 100 according to the tenth embodiment of the present invention generates the positive and negative three-color common gray scale voltages PCV_y and NCV_y and the positive and negative blue gray scale voltages PBV_x and NBV_x using the first voltage-dividing resistor string 2122 and generates the positive and negative red/green lower gray scale voltages PRGV_x and NRGV_x using the second and third voltage-dividing resistor strings 2124 and 2126 isolated from the first voltage-dividing resistor string 2122. In order to compensate for a color temperature, each of the positive blue lower gray scale voltages PBV_x has a voltage level higher by a predetermined value than each of the positive red/green lower gray scale voltages PRGV_x, and each of the negative blue lower gray scale voltages NBV_x has a voltage level lower by a predetermined value than each of the negative red/green lower gray scale voltages NRGV_x. Therefore, the data driving device 100 according to the tenth embodiment of the present invention can separately and individually control the blue lower gray scale voltages PBV_x and NBV_x and the red/green lower gray scale voltages PRGV_x and NRGV_x so as to maintain a color temperature based on a gray scale constant.
Although the data driving devices according to the first to tenth embodiments of the present invention have been described to separately and individually control the upper or lower gray scales of the blue gray scale voltages PBV_x and NBV_x and red/green gray scale voltages PRGV_x and NRGV_x, the present invention is not limited thereto and may separately and individually control the upper and lower gray scales of the gray scale voltages as will hereinafter be described.
In particular, the gray scale voltage generator 3120 includes first to fifth voltage-dividing resistor strings 3122, 3124, 3125, 3126, and 3127, as shown in
The first voltage-dividing resistor string 3122 includes first to fourth areas 3122a1, 3122a2, 3122b1, and 3122b2, and first and second common areas 3122c1 and 3122c2.
The first area 3122a1 is substantially the same as the first area 122a of the gray scale voltage generator 120 shown in
The first common area 3122c1 is substantially the same as the positive area of the common area 122c of the gray scale voltage generator 120 shown in
The second area 3122a2 is substantially the same as the first area 2122a of the gray scale voltage generator 120 shown in
The third area 3122b1 is substantially the same as the second area 122b of the gray scale voltage generator 120 shown in
The second common area 3122c2 is substantially the same in configuration as the negative area of the common area 122c of the gray scale voltage generator 120 shown in
The fourth area 3122b2 is substantially the same as the second area 2122b of the gray scale voltage generator 120 shown in
The second voltage-dividing resistor string 3124 is substantially the same as the second voltage-dividing resistor string 124 of the gray scale voltage generator 120 shown in
The third voltage-dividing resistor string 3125 is substantially the same as the second voltage-dividing resistor string 2124 of the gray scale voltage generator 120 shown in
The fourth voltage-dividing resistor string 3126 is substantially the same as the third voltage-dividing resistor string 126 of the gray scale voltage generator 120 shown in
The fifth voltage-dividing resistor string 3127 is substantially the same as the third voltage-dividing resistor string 2126 of the gray scale voltage generator 120 shown in
The gray scale voltage generator 3120 in accordance with the eleventh embodiment of the present invention generates the positive and negative blue upper and lower gray scale voltages PBUV_x, PBLV_z, NBUV_x, and NBLV_z and the positive and negative three-color common gray scale voltages PCV_y and NCV_y using the first voltage-dividing resistor string 3122, generates the positive red/green upper and lower gray scale voltages PRGUV_x and PRGLV_z using the second and third voltage-dividing resistor strings 3124 and 3125, and generates the negative red/green upper and lower gray scale voltages NRGUV_x and NRGLV_z using the fourth and fifth voltage-dividing resistor strings 3126 and 3127.
Alternatively, as shown in
As shown in
In particular, the positive red/green upper and lower gray scale voltages PRGUV_x and PRGLV_z and the positive three-color common gray scale voltages PCV_y from the gray scale voltage generator 3120 are supplied to each of the first, fourth, fifth, and eighth decoders D1, D4, D5, and D8. Each of the first, fourth, fifth, and eighth decoders D1, D4, D5, and D8 converts the latched red or green data RData into a positive red or green image signal VData using the positive red/green upper and lower gray scale voltages PRGUV_x and PRGLV_z and the positive three-color common gray scale voltages PCV_y.
The negative red/green upper and lower gray scale voltages NRGUV_x and NRGLV_z and the negative three-color common gray scale voltages NCV_y from the gray scale voltage generator 3120 are supplied to each of the second, seventh, tenth, and eleventh decoders D2, D7, D10, and D11. Each of the second, seventh, tenth, and eleventh decoders D2, D7, D10, and D11 converts the latched red or green data RData into a negative red or green image signal VData using the negative red/green upper and lower gray scale voltages NRGUV_x and NRGLV_z and the negative three-color common gray scale voltages NCV_y.
The positive blue upper and lower gray scale voltages PBUV_x and PBLV_z and the positive three-color common gray scale voltages PCV_y from the gray scale voltage generator 3120 are supplied to each of the ninth and twelfth decoders D9 and D12. Each of the ninth and twelfth decoders D9 and D12 converts the latched blue data RData into a positive blue image signal VData using the positive blue upper and lower gray scale voltages PBUV_x and PBLV_z and the positive three-color common gray scale voltages PCV_y.
The negative blue upper and lower gray scale voltages NBUV_x and NBLV_z and the negative three-color common gray scale voltages NCV_y from the gray scale voltage generator 3120 are supplied to each of the third and sixth decoders D3 and D6. Each of the third and sixth decoders D3 and D6 converts the latched blue data RData into a negative blue image signal VData using the negative blue upper and lower gray scale voltages NBUV_x and NBLV_z and the negative three-color common gray scale voltages NCV_y.
The D/A converter 3142 controls the paths of the data and image signals based on the logic states of the first and second polarity control signals POL1 and POL2 using the data path controller 300 and image signal path controller 400 in the manner already described previously with reference to FIGS. 5 and 6A-6D. Therefore, the D/A converter 3142 converts the latched data RData into the image signals VData having the polarity pattern of the horizontal 1-dot or horizontal 2-dot inversion mode and supplies the converted image signals to the output buffer part 144.
The output buffer part 144 buffers the image signal VData of each channel supplied from the D/A converter 3142 and outputs the buffered image signal externally through a final output channel. The output buffer part 144 amplifies and outputs the image signal VData based on an external load.
As described above, the data driving device 100 according to the eleventh embodiment of the present invention can separately and individually control the blue upper and lower gray scale voltages PBV and NBV and the red/green upper and lower gray scale voltages PRGV and NRGV so as to maintain a color temperature based on a gray scale more constant.
The first external resistor RR21 is connected in parallel to the second red/green resistor RR2 of the second voltage-dividing resistor string 3124 to finely adjust the resistance of the second red/green resistor RR2 in a similar manner as described above in the second embodiment of the present invention. The second external resistor Rrg11 is connected in parallel to the first red/green resistor Rrg1 of the third voltage-dividing resistor string 3125 to finely adjust the resistance of the first red/green resistor Rrg1 in a similar manner as described above in the seventh embodiment of the present invention. The third external resistor RR31 is connected in parallel to the third red/green resistor RR3 of the fourth voltage-dividing resistor string 3126 to finely adjust the resistance of the third red/green resistor RR3 in a similar manner as described above in the second embodiment of the present invention. The fourth external resistor Rrg21 is connected in parallel to the second red/green resistor Rrg2 of the fifth voltage-dividing resistor string 3127 to finely adjust the resistance of the second red/green resistor Rrg2 in a similar manner as described above in the seventh embodiment of the present invention. Accordingly, the data driving device 100 according to the twelfth embodiment of the present invention can finely adjust each of the positive and negative red/green upper and lower gray scale voltages PRGV and NRGV using each of the first to fourth external resistors RR21, Rrg11, RR31, and Rrg21 to maintain a color temperature based on a gray scale more constant.
Alternatively, in the gray scale voltage generator 3120 of the data driving device 100 according to the twelfth embodiment of the present invention, the second resistor RR2 of the second voltage-dividing resistor string 3124 and the gth voltage-dividing resistor Rr_g of the fourth voltage-dividing resistor string 3126 may be connected to the first voltage-dividing resistor string 3122 in the same manner shown in
The image display panel 2 includes a spacer (not shown) for maintaining a cell gap between an upper substrate (not shown) and a lower substrate (not shown) bonded to face each other, and a liquid crystal layer (not shown) formed in a liquid crystal space provided by the spacer between the upper and lower substrates. The upper substrate includes at least three color filters including red, green, and blue color filters, a black matrix for separating the color filters from one another and defining the pixel cells, and a common electrode to which a common voltage Vcom is supplied. Here, the common electrode may be formed on the upper or lower substrate depending on a liquid crystal mode. The lower substrate includes thin film transistors formed respectively in the pixel cell P areas defined by the data lines DL and the gate lines GL and pixel electrodes connected respectively to the thin film transistors. Each thin film transistor switches an image signal supplied from a corresponding one of the data lines DL to a corresponding one of the pixel electrodes in response to a gate-on voltage supplied from a corresponding one of the gate lines GL.
The timing controller 8 arranges external image data Data and supplies the arranged data to the data driver 6. The timing controller 8 also generates a gate control signal GCS for controlling the gate driver 4 and a data control signal DCS for controlling the data driver 6 using at least one of external synchronous signals, such as a data enable signal DE that indicates a data enable period and a dot clock DCLK that determines a data transmission frequency. At this time, the timing controller 8 may generate the gate and data control signals GCS and DCS by using at least one of an external horizontal synchronous signal Hsync and an external vertical synchronous signal Vsync. The data control signal DCS includes a source output enable signal SOE that controls a data output period of the data driver 6, a source start pulse SSP that starts data sampling, a source shift clock SSC that controls a data sampling timing, and a polarity control signal POL that controls a data voltage polarity. The gate control signal GCS includes a gate output enable signal GOE that controls the output of the gate driver 4 to provide the gate-on voltage, a gate start pulse GSP that starts the driving of the gate driver 4, and a gate shift clock GSC that specifies the period of the gate-on voltage.
The gate driver 4 generates the gate-on voltage in response to the gate control signal GCS from the timing controller 8 and supplies the generated gate-on voltage sequentially to the gate lines GL. As a result, the gate lines GL of the image display panel 2 are sequentially driven by the gate-on voltage from the gate driver 4. The gate driver 4 may be formed on a substrate on which the image display panel 2 is formed and may be connected to the gate lines GL during the manufacturing process of the thin film transistors.
The reference gamma voltage generator 10 generates a plurality of reference gamma voltages GMA1 to GMAj with different voltage levels using voltage-dividing resistor strings connected in series and supplies the generated reference gamma voltages to the data driver 8.
The data driver 6 includes one or more data driving devices. Each data driving device in the data driver 6 may be any one of the data driving devices 100 according to the first to fifteenth embodiments of the present invention described above. Thus, the descriptions of each data driving device are not repeated.
The first polarity control signal POL1 supplied to each data driving device of the data driver 6 is provided in the data control signal DCS generated by the timing controller 8. The second polarity control signal POL2 may be fixed at the first logic state or second logic state depending on the display characteristics of the image display panel 2. Alternatively, the first and second polarity control signals POL1 and POL2 supplied to each data driving device 100 of the data driver 6 may be generated by the timing controller 8 in such a manner as to vary with that characteristics of the image display panel 2 or image data to be displayed.
The reference gamma voltages GMA1 to GMAj from the reference gamma voltage generator 10 are supplied to the gamma buffer 125 of each of the data driving devices 100 according to the first to fifteenth embodiments of the present invention as described above.
The liquid crystal display device according to the present embodiment includes one or more data driving devices 100 that can individually control red/green gray scale voltages and blue gray scale voltages. Therefore, it is possible to realize a constant color temperature in the entire area of a black gray scale or white gray scale displayed on the image display panel 2.
Furthermore, in the liquid crystal display device according to the present embodiment, the same number of decoders as that of the output channels of each data driving device 100 are arranged in the D/A converter 142 to convert digital data into image signals. Therefore, it is possible to reduce the size of each data driving device so as to more flexibly cope with the enlargement of the liquid crystal display device.
A data driving device according to the present invention can separately and individually control blue upper and/or lower gray scale voltages and red/green upper and/or lower gray scale voltages to maintain a color temperature based on a gray scale constant. In addition, the same number of decoders as that of output channels of the data driving device are arranged in a digital/analog converter, thereby reducing the size of the data driving device.
Accordingly, a liquid crystal display device according to the present invention that includes a data driving device in accordance with the present invention can separately and individually control blue upper and/or lower gray scale voltages and red/green upper and/or lower gray scale voltages. Therefore, a constant color temperature in the entire area of a black gray scale or white gray scale displayed on an image display panel can be achieved. In addition, because the same number of decoders as that of output channels of the data driving device are arranged in a digital/analog converter to convert digital data into image signals, the size of the data driving device can be reduced so as to more flexibly cope with the enlargement of the liquid crystal display device.
It will be apparent to those skilled in the art that various modifications and variations can be made in the data driving device of the present invention and the liquid crystal display device using the same without departing from the spirit or scope of the invention. Thus, it is intended that the present invention cover the modifications and variations of this invention provided they come within the scope of the appended claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
10-2007-0129739 | Dec 2007 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
5250937 | Kikuo et al. | Oct 1993 | A |
6008801 | Jeong | Dec 1999 | A |
7193637 | Kudo et al. | Mar 2007 | B2 |
20020126112 | Kato | Sep 2002 | A1 |
20040075674 | Bu | Apr 2004 | A1 |
20040233182 | Chuang et al. | Nov 2004 | A1 |
20050200584 | Kudo et al. | Sep 2005 | A1 |
20060214895 | Shih et al. | Sep 2006 | A1 |
20070182683 | Chin et al. | Aug 2007 | A1 |
20070182902 | Chung et al. | Aug 2007 | A1 |
20080062115 | Brown | Mar 2008 | A1 |
20080136761 | Hong et al. | Jun 2008 | A1 |
Number | Date | Country |
---|---|---|
1499472 | May 2004 | CN |
1658275 | Aug 2005 | CN |
Entry |
---|
Chinese Office Action—Patent Application No. 2008-10186990.7, Apr. 26, 2011, China. |
Number | Date | Country | |
---|---|---|---|
20090153593 A1 | Jun 2009 | US |