Claims
- 1. In a data link module having a data bus input terminal for receipt of control data on a time division multiplexing basis and conveying that data to at least two primary output terminals, each primary output terminal having an associated polarity, and a logic circuit for producing a combinational output signal based on a preselected logical combination of the data conveyed to at least two inputs of the logic circuit from the at least two primary output terminals, the improvement being a polarity selector circuit, comprising:
- means for storing an input polarity selection for each input to the logic circuit; and
- means for controlling the polarity of each input to the logic circuit in accordance with the polarity selection independently of the polarities of the primary output terminals.
- 2. The data link module of claim 1 in which the storing means includes an electrically erasable programmable read only memory.
- 3. The data link module of claim 1 in which the controlling means includes a plurality of exclusive-OR logic gates.
- 4. A data link module coupled to a data bus for use in a time division multiplexing control system comprising:
- A. first, second, and third output terminals;
- B. a first output circuit for producing a first output control signal at the first terminal in response to data received from the data bus on a time division multiplexing basis;
- C. a second output circuit for producing a second output control signal at the second terminal in response to the data received on the data bus on a time division multiplexing basis;
- D. a logic circuit for producing a combinational output signal at the third output terminal, the combinational output signal dependent on a preselected logical combination of the first and second output control signals;
- E. wherein the first and second output control signals have a bi-state output polarity; and
- F. wherein the logic circuit includes a polarity selection circuit independent of the output polarity of the first and second output control signals for generating the preselected logical combination output signal.
- 5. The data link module of claim 4 wherein the logic control circuit includes a memory for storing a predetermined polarity selection for the first and second output control signals.
- 6. The data link module of claim 5 wherein the logic control circuit compares the predetermined polarity selection for the first and second output control signals with the actual polarities of the first and second output control signals.
- 7. The data link module of claim 6 wherein the comparison of the predetermined polarity selection for the first and second output control signals with the actual polarities of the first and second output control signals includes an exclusive-or circuit.
- 8. The data link module of claim 7 wherein the output signal from the exclusive-or circuit is compared with a preselected polarity selection for generating the logical combination output signal.
- 9. The data link module of claim 8 wherein the memory further includes means for storing the preselected polarity selection for the logical combination output signal.
- 10. The data link module of claim 9 wherein the memory for storing the predetermined polarity selections for the first and second output control signals and the logical combination output signal is an EEPROM.
Parent Case Info
This application is a division of application Ser. No. 08/305,253, filed Sep. 13, 1994, U.S. Pat. No. 5,553,070.
US Referenced Citations (8)
Divisions (1)
|
Number |
Date |
Country |
Parent |
305253 |
Sep 1994 |
|