Claims
- 1. A data memory for storing data, comprising:a) a memory cell array, which comprises a large number of memory cells, each of which can be addressed by means of a memory cell select transistor connected to a word line and to a bit line and which have a storage capacity for storing one data bit, b) the memory cell array containing redundant memory cells, which are provided in order to replace memory cells which have been produced wrongly, by means of readdressing, and having c) read amplifiers, which are in each case provided for the signal amplification of a data bit read from an addressed memory cell via an associated bit line and are supplied with a buffered supply voltage, d) select transistors of the redundant memory cells which have not been readdressed being turned on in order that storage capacity of the redundant memory cells is connected to the associated bit lines for additionally buffering the supply voltage for the read amplifiers.
- 2. The data memory as claimed in claim 1, wherein the word lines are connected to a word line decoder and the bit line is connected to a bit line decoder.
- 3. The data memory as claimed in claim 1, wherein the word line decoder and the bit line decoder are connected to readdressing circuits, said readdressing circuits performing readdressing to map addresses of memory cells that have been wrongly produced to addresses of redundant memory cells.
- 4. The data memory as claimed in claim 1, wherein the word lines of the redundant memory cells that have not been readdressed are connected to a voltage potential in order to turn on the associated select transistors within the redundant memory cells.
- 5. The data memory as claimed in claim 1, wherein the bit lines of the redundant memory cells that have not been readdressed are connected to the buffered supply voltage for the read amplifiers.
- 6. The data memory as claimed in claim 1, wherein each memory cell of the memory cell array has a capacitor with a storage capacity for storing one data bit.
- 7. The data memory as claimed in claim 1, wherein the supply voltage for the read amplifiers is generated by a supply voltage source and is output at an output of the supply voltage source, a buffer capacitor with a high capacitance for buffering the supply voltage in order to balance out voltage fluctuations, the buffer capacitor being connected between the output of the supply voltage source and a reference potential.
- 8. The data memory as claimed in claim 1, wherein the bit lines of the redundant memory cells are connected to gate terminals of field effect transistors, which connect the bit lines of the redundant memory cells to the supply voltage lines for the read amplifiers of the non-redundant memory cells.
- 9. The data memory as claimed in claim 7, wherein the supply voltage buffered by the buffer capacitor is applied, via at least one external supply voltage line, to the read amplifiers in order to supply their voltage.
- 10. The data memory as claimed in claim 1, wherein the line lengths of the bit lines between the memory cells and the read amplifiers are shorter than the line lengths of the external supply voltage line.
- 11. The data memory as claimed in claim 1, wherein the redundant memory cells in the memory cell array are arranged closed to the read amplifiers.
- 12. The data memory as claimed in claim 1, wherein the data memory is a DRAM memory.
- 13. The data memory as claimed in claim 2 wherein the word line decoder and the bit line decoder are connected to readdressing circuits, said readdressing circuits performing readdressing to map addresses of memory cells that have been wrongly produced to addresses of redundant memory cells.
- 14. The data memory of claim 2 wherein the word lines of the redundant memory cells that have not been readdressed are connected to a voltage potential in order to turn on associated select transistors.
- 15. The data memory of claim 3 wherein the word lines of the redundant memory cells that have not been readdressed are connected to a voltage potential in order to turn on associated select transistors.
- 16. The data memory of claim 13 wherein the word lines of the redundant memory cells that have not been readdressed are connected to a voltage potential in order to turn on associated select transistors.
- 17. The data memory of claim 2 wherein the bit lines of the redundant memory cells that have not been readdressed are connected to the buffered supply voltage for the read amplifiers.
- 18. The data memory of claim 3 wherein the bit lines of the redundant memory cells that have not been readdressed are connected to the buffered supply voltage for the read amplifiers.
- 19. The data memory of claim 4 wherein the bit lines of the redundant memory cells that have not been readdressed are connected to the buffered supply voltage for the read amplifiers.
- 20. The data memory of claim 13 wherein the bit lines of the redundant memory cells that have not been readdressed are connected to the buffered supply voltage for the read amplifiers.
Priority Claims (1)
Number |
Date |
Country |
Kind |
101 21 131 |
Apr 2001 |
DE |
|
Parent Case Info
This application claims the benefit of German patent application DE10113458.4, currently pending, which is incorporated herein by reference in its entirety.
US Referenced Citations (7)
Foreign Referenced Citations (1)
Number |
Date |
Country |
3688338 |
Mar 1993 |
DE |