Claims
- 1. Line verification circuitry for first and second data sets adapted for connection together through a telephone line which includes echo suppressors that are capable of being disabled by a first unique signal so that data provided by data terminal equipment can be transmitted between said first and second data sets after said data sets assume a data set ready condition, said verification circuitry comprising:
- means at said first data set for emitting said first unique signal;
- means at said second data set, responsive to receipt of said first signal for emitting a second unique signal;
- means at said second data set including a first delay means for delivering a data set ready signal a predetermined period of time after emission of said second unique signal; and
- means at said first data set, responsive to receipt of said second unique signal from said second data set for delivering a data set ready signal.
- 2. The line verification circuitry according to claim 1, wherein said means at said first data set for delivering a data set ready signal further comprises means including a second delay means for delaying delivery of said data set ready signal a predetermined period of time after receipt of said second unique signal.
- 3. The line verification circuitry of claim 2, wherein said predetermined period of time of delay provided by said second delaying means at said first data set is approximately 11/2 seconds.
- 4. The line verification circuitry of claim 1, wherein said predetermined period of time of delay provided by the first delay means is approximately 11/2 seconds.
- 5. The line verification circuitry of claim 4, wherein said predetermined period of time of delay provided by said delaying means at said first data set is approximately 11/2 seconds.
- 6. The line verification circuitry of claim 1, further comprising:
- means for maintaining said data set ready signal at said second data set during periods of no data being sent or received in a message transmission, said means removing said data set ready signal only in response to an end of message signal, or a predetermined time interval wherein no data is being sent or received.
- 7. The line verification circuitry of claim 6 wherein said perdetermined time interval of said maintaining means is approximately 24 seconds.
- 8. The verification circuitry of claim 1, further comprising:
- means at said second data set for emitting said first unique signal;
- means at said first data set, responsive to receipt of said first signal for emitting a second unique signal;
- means at said first data set for delivering a data set ready signal a predetermined period of time after emission of said second unique signal; and
- means at said second data set responsive to receipt of said second unique signal from said first data set for delivering a data set ready signal.
- 9. The verification circuitry of claim 8, further comprising:
- means at said first data set for directing the alternate emitting and listening for said first unique signal; and
- means at said second data set for directing the alternate emitting and listening for said first unique signal.
- 10. The line verification circuitry according to claim 8, wherein said means at said first data set, responsive to receipt of said second unique signal, and said means at said second data set responsive to receipt of said second unique signal further comprises means for delaying delivery of respective said data set ready signal a predetermined period of time after receipt of said second unique signal.
- 11. Line verification circuitry for a data set adapted for connection to another like data set through a telephone line which includes echo suppressors that are capable of being disabled by a first unique signal so that data provided by data terminal equipment can be transmitted between a pair of said data sets after said data sets assume a data set ready condition, said verification circuitry comprising:
- means for emitting said first unique signal;
- means for receiving said first unique signal, said means for receiving being active only when said means for emitting is inactive;
- means, responsive to receipt of said first unique signal for emitting a second unique signal;
- means for receiving said second unique signal, said means for receiving being active only when said means for emitting is inactive; and
- means including a delay means for delivering a data set ready signal a predetermined period of time after either emitting said second unique signal or receiving said second unique signal.
- 12. The line verification circuitry of claim 11, wherein said predetermined period of time provided by said delivering means is approximately one and one-half second.
- 13. The line verification circuitry of claim 11, further comprising:
- means for maintaining said data set ready signal during periods of no data being sent or received in a message transmission, said means removing said data set ready signal only in response to an end of message signal, or a predetermined time interval wherein no data is being sent or received.
- 14. The line verification circuitry of claim 13, wherein said predetermined time interval of said maintaining means is approximately 24 seconds.
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation-in-part of application Ser. No. 438,386 now U.S. Pat. No. 3,927,265 filed Jan. 31, 1974 for Data Modem Having Line Verification and Automatic Disconnect Features.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
3908086 |
Marino et al. |
Sep 1975 |
|
3935403 |
Penicaud et al. |
Jan 1976 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
438386 |
Jan 1974 |
|