Claims
- 1. A processing apparatus, comprising:
a memory to store first image data arranged in a tile-type address and second image data arranged in an array-type address; a first processor to output said tile-type address and to access said first image data stored in said memory; and a second processor to output said array-type address and to access said second image data stored in said memory; said memory, said first processor and said second processor being connected; and a memory accessing portion being provided for controlling access from said first processor or said second processor to said memory, and for converting said array-type address output by said second processor into said tile-type address corresponding to said first image data to output to said memory, when said second processor assesses said first image data.
- 2. A processing apparatus as claimed in claim 1, wherein said memory accessing portion converts said tile-type address output by said first processor into said array-type address corresponding to said second image data to output to said memory, when said first processor assesses said second image data.
- 3. A processing apparatus, comprising:
a memory to store first image data arranged in a tile-type address and second image data arranged in an array-type address; a first processor coupled to said memory, to access said first image data stored in said memory; a second processor coupled to said memory, to access said second image data stored in said memory; and a memory accessing portion provided to control data access from one of said first processor and said second processor to said memory.
- 4. A processing apparatus as claimed in claim 3, wherein said first processor outputs said tite-type address and accesses said first image data stored in said memory in accordance with said tile-type address.
- 5. A processing apparatus as claimed in claim 4, wherein said second processor outputs said array-type address and accesses said second image data stored in said memory in accordance with said array-type address.
- 6. A processing apparatus as claimed in claim 5, wherein said memory accessing portion converts said array-type address output by said second processor into said tile-type address corresponding to said first image data to output to said memory, when said second processor assesses said first image data.
- 7. A processing apparatus as claimed in claim 5, wherein said memory accessing portion converts said tile-type address output by said first processor into said array-type address corresponding to said second image data to output to said memory, when said first processor assesses said second image data.
- 8. A processing apparatus as claimed in claim 5, wherein the size of a region for said first image data stored in accordance with said tile-type address is first determined before data access is selected.
Priority Claims (3)
Number |
Date |
Country |
Kind |
7-39691 |
Feb 1995 |
JP |
|
7-101885 |
Apr 1995 |
JP |
|
7-298408 |
Nov 1995 |
JP |
|
CLAIM OF PRIORITY
[0001] This is a continuation application of a parent application entitled “DATA PROCESSING APPARATUS AND SHADING APPARATUS”, Ser. No. 08/894,786, filed on Aug. 28, 1997, all of which are incorporated herein.
Continuations (1)
|
Number |
Date |
Country |
Parent |
08894786 |
Aug 1997 |
US |
Child |
10175805 |
Jun 2002 |
US |