This is a divisional of application Ser. No. 09/142,923, filed Sep. 18, 1998, now U.S. Pat. No. 6,295,074.
Number | Name | Date | Kind |
---|---|---|---|
5544306 | Deering et al. | Aug 1996 | A |
5572655 | Tuljapurkar et al. | Nov 1996 | A |
5650955 | Puar et al. | Jul 1997 | A |
5655105 | McLaury | Aug 1997 | A |
5767865 | Inoue et al. | Jun 1998 | A |
6108015 | Cross | Aug 2000 | A |
Number | Date | Country |
---|---|---|
58-91590 | Jan 1983 | JP |
5-242257 | Aug 1993 | JP |
6-60640 | Jun 1994 | JP |
6-208632 | Jul 1994 | JP |
7-160249 | Jun 1995 | JP |
8-212185 | Aug 1996 | JP |
Entry |
---|
“3D CG media chip: an experimental single-chip architecture for 3D computer graphics” by Watanabe et al, IEICE Trans. Electron., vol. E77-C, No. 12 Dec. 1994, pp. 1881-1887.* |
IEEE Computer Society, “Development of a high bandwidth merged logic/DRAM multimedia chip” Luk et al., Oct. 12-15, 1997, pp. 279-285. |
ISSCC 98, “A 33GB/s 13.4 MB integrated graphics accelerator and frame buffer” Feb. 7, 1998 pp. 1-3. |
Nikkei Electronics, Apr. 10, 1995, p. 17. |
Nikkei Microdevices, Mar., 1996, pp. 46-65. |