P. Kogge, The Architecture of Pipelined Computers, McGraw-Hill Book Company, pp. 38-47, 1981. |
M. Yano et al., "An LSI Digital Signal Processor", IEEE, 1982, pp. 1073-1076. |
NEC Electronics U.S.A. Inc., 1982 Catalog, pp. 551-567. |
H. Kikuchi et al., "A 23K Gate CMOS DSP with 100ns Muliplication", IEEE International Solid-State Circuits Conference, 1983, pp. 128-129. |
R. Kershaw et al., "A Programmable Digital Signal Processor with 32b Floating Point Arithmetic", IEEE International Solid-State Circuits Conference, 1985, pp. 92-93, 318. |
Y. Mochida et al., "A High Performance LSI Digital Signal Processor for Communication", IEEE Journal on Selected Areas in Communications, vol. SAC-3, No. 2, 1985, pp. 347-356. |
H. Yamauchi et al., "An 18-Bit Floating-Point Signal Processor VLSI with an On-Chip 512W Dual-Port RAM", IEEE, 1985, paper 6.4, pp. 204-207. |
W. Hays et al., "A 32-Bit VLSI Digital Signal Processor", IEEE Journal of Solid-State Circuits, vol. SC-20, No. 5, 1985, pp. 998-1004. |
Hirohisa Gambe et al., On the Design of a High-Performance LSI Circuit Digital Signal Processor for Communication, IEEE Journal on Selected Areas in Communications, vol. SAC-3, No. 2, Mar. 1985, pp. 357-364. |
Takao Kaneko et al., A 50NS Floating-Point Signal Processor VLSI, ICASSP 86, Tokyo, pp. 401-404. |
Yoshikazu Mori et al., Architecture of High-Speed 22-Bit Floating-Point Digital Signal Processor, ICASSP 86, Tokyo, pp. 405-408. |
DSP56001, Technical Summary, 56-Bit General Purpose Digital Signal Processor, Motorola Semiconductor Technical Data, 1986, pp. 1-13. |