Claims
- 1. A bus controller for transferring a selected operand between a storage device and a data processing unit via a communication bus, the bus controller comprising:
- first means for receiving from said data processing unit an operand transfer request which indicates, directly or indirectly, the direction of said transfer and the size of said selected operand, said selected operand comprising m units of n bits each;
- second means for selectively transferring said selected operand using an operand cycle comprising m consecutive bus cycles, during each of which is transferred a respective one of said units of said operand; and
- third means for generating an operand cycle start signal to said storage device during the same time as, and in parallel with, the transfer of the first of said operand units, said operand cycle start signal being provided only during a portion of the first of said m bus cycles to indicate the start of said operand cycle;
- whereby said bus controller utilizes said operand cycle start signal to distinguish the first of said m bus cycles from all subsequent m-1 bus cycles comprising said operand cycle.
- 2. The bus controller of claim 1 wherein said third means generates said operand cycle start signal substantially at the start of said first of said m bus cycles.
Parent Case Info
This is a continuation of Application Ser. No. 625,068, filed June 27, 1984, now abandoned.
US Referenced Citations (7)
Non-Patent Literature Citations (1)
Entry |
Intel Corp., MCS.RTM.-80/85 Family User's Manual, pp. 2-9, 2-10, A1-3, A1-21, 1983, Santa Clara, Calif. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
625068 |
Jun 1984 |
|